sr9700.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * CoreChip-sz SR9700 one chip USB 1.1 Ethernet Devices
  4. *
  5. * Author : Liu Junliang <liujunliang_ljl@163.com>
  6. */
  7. #ifndef _SR9700_H
  8. #define _SR9700_H
  9. /* sr9700 spec. register table on Linux platform */
  10. /* Network Control Reg */
  11. #define SR_NCR 0x00
  12. #define NCR_RST (1 << 0)
  13. #define NCR_LBK (3 << 1)
  14. #define NCR_FDX (1 << 3)
  15. #define NCR_WAKEEN (1 << 6)
  16. /* Network Status Reg */
  17. #define SR_NSR 0x01
  18. #define NSR_RXRDY (1 << 0)
  19. #define NSR_RXOV (1 << 1)
  20. #define NSR_TX1END (1 << 2)
  21. #define NSR_TX2END (1 << 3)
  22. #define NSR_TXFULL (1 << 4)
  23. #define NSR_WAKEST (1 << 5)
  24. #define NSR_LINKST (1 << 6)
  25. #define NSR_SPEED (1 << 7)
  26. /* Tx Control Reg */
  27. #define SR_TCR 0x02
  28. #define TCR_CRC_DIS (1 << 1)
  29. #define TCR_PAD_DIS (1 << 2)
  30. #define TCR_LC_CARE (1 << 3)
  31. #define TCR_CRS_CARE (1 << 4)
  32. #define TCR_EXCECM (1 << 5)
  33. #define TCR_LF_EN (1 << 6)
  34. /* Tx Status Reg for Packet Index 1 */
  35. #define SR_TSR1 0x03
  36. #define TSR1_EC (1 << 2)
  37. #define TSR1_COL (1 << 3)
  38. #define TSR1_LC (1 << 4)
  39. #define TSR1_NC (1 << 5)
  40. #define TSR1_LOC (1 << 6)
  41. #define TSR1_TLF (1 << 7)
  42. /* Tx Status Reg for Packet Index 2 */
  43. #define SR_TSR2 0x04
  44. #define TSR2_EC (1 << 2)
  45. #define TSR2_COL (1 << 3)
  46. #define TSR2_LC (1 << 4)
  47. #define TSR2_NC (1 << 5)
  48. #define TSR2_LOC (1 << 6)
  49. #define TSR2_TLF (1 << 7)
  50. /* Rx Control Reg*/
  51. #define SR_RCR 0x05
  52. #define RCR_RXEN (1 << 0)
  53. #define RCR_PRMSC (1 << 1)
  54. #define RCR_RUNT (1 << 2)
  55. #define RCR_ALL (1 << 3)
  56. #define RCR_DIS_CRC (1 << 4)
  57. #define RCR_DIS_LONG (1 << 5)
  58. /* Rx Status Reg */
  59. #define SR_RSR 0x06
  60. #define RSR_AE (1 << 2)
  61. #define RSR_MF (1 << 6)
  62. #define RSR_RF (1 << 7)
  63. /* Rx Overflow Counter Reg */
  64. #define SR_ROCR 0x07
  65. #define ROCR_ROC (0x7F << 0)
  66. #define ROCR_RXFU (1 << 7)
  67. /* Back Pressure Threshold Reg */
  68. #define SR_BPTR 0x08
  69. #define BPTR_JPT (0x0F << 0)
  70. #define BPTR_BPHW (0x0F << 4)
  71. /* Flow Control Threshold Reg */
  72. #define SR_FCTR 0x09
  73. #define FCTR_LWOT (0x0F << 0)
  74. #define FCTR_HWOT (0x0F << 4)
  75. /* rx/tx Flow Control Reg */
  76. #define SR_FCR 0x0A
  77. #define FCR_FLCE (1 << 0)
  78. #define FCR_BKPA (1 << 4)
  79. #define FCR_TXPEN (1 << 5)
  80. #define FCR_TXPF (1 << 6)
  81. #define FCR_TXP0 (1 << 7)
  82. /* Eeprom & Phy Control Reg */
  83. #define SR_EPCR 0x0B
  84. #define EPCR_ERRE (1 << 0)
  85. #define EPCR_ERPRW (1 << 1)
  86. #define EPCR_ERPRR (1 << 2)
  87. #define EPCR_EPOS (1 << 3)
  88. #define EPCR_WEP (1 << 4)
  89. /* Eeprom & Phy Address Reg */
  90. #define SR_EPAR 0x0C
  91. #define EPAR_EROA (0x3F << 0)
  92. #define EPAR_PHY_ADR_MASK (0x03 << 6)
  93. #define EPAR_PHY_ADR (0x01 << 6)
  94. /* Eeprom & Phy Data Reg */
  95. #define SR_EPDR 0x0D /* 0x0D ~ 0x0E for Data Reg Low & High */
  96. /* Wakeup Control Reg */
  97. #define SR_WCR 0x0F
  98. #define WCR_MAGICST (1 << 0)
  99. #define WCR_LINKST (1 << 2)
  100. #define WCR_MAGICEN (1 << 3)
  101. #define WCR_LINKEN (1 << 5)
  102. /* Physical Address Reg */
  103. #define SR_PAR 0x10 /* 0x10 ~ 0x15 6 bytes for PAR */
  104. /* Multicast Address Reg */
  105. #define SR_MAR 0x16 /* 0x16 ~ 0x1D 8 bytes for MAR */
  106. /* 0x1e unused */
  107. /* Phy Reset Reg */
  108. #define SR_PRR 0x1F
  109. #define PRR_PHY_RST (1 << 0)
  110. /* Tx sdram Write Pointer Address Low */
  111. #define SR_TWPAL 0x20
  112. /* Tx sdram Write Pointer Address High */
  113. #define SR_TWPAH 0x21
  114. /* Tx sdram Read Pointer Address Low */
  115. #define SR_TRPAL 0x22
  116. /* Tx sdram Read Pointer Address High */
  117. #define SR_TRPAH 0x23
  118. /* Rx sdram Write Pointer Address Low */
  119. #define SR_RWPAL 0x24
  120. /* Rx sdram Write Pointer Address High */
  121. #define SR_RWPAH 0x25
  122. /* Rx sdram Read Pointer Address Low */
  123. #define SR_RRPAL 0x26
  124. /* Rx sdram Read Pointer Address High */
  125. #define SR_RRPAH 0x27
  126. /* Vendor ID register */
  127. #define SR_VID 0x28 /* 0x28 ~ 0x29 2 bytes for VID */
  128. /* Product ID register */
  129. #define SR_PID 0x2A /* 0x2A ~ 0x2B 2 bytes for PID */
  130. /* CHIP Revision register */
  131. #define SR_CHIPR 0x2C
  132. /* 0x2D --> 0xEF unused */
  133. /* USB Device Address */
  134. #define SR_USBDA 0xF0
  135. #define USBDA_USBFA (0x7F << 0)
  136. /* RX packet Counter Reg */
  137. #define SR_RXC 0xF1
  138. /* Tx packet Counter & USB Status Reg */
  139. #define SR_TXC_USBS 0xF2
  140. #define TXC_USBS_TXC0 (1 << 0)
  141. #define TXC_USBS_TXC1 (1 << 1)
  142. #define TXC_USBS_TXC2 (1 << 2)
  143. #define TXC_USBS_EP1RDY (1 << 5)
  144. #define TXC_USBS_SUSFLAG (1 << 6)
  145. #define TXC_USBS_RXFAULT (1 << 7)
  146. /* USB Control register */
  147. #define SR_USBC 0xF4
  148. #define USBC_EP3NAK (1 << 4)
  149. #define USBC_EP3ACK (1 << 5)
  150. /* Register access commands and flags */
  151. #define SR_RD_REGS 0x00
  152. #define SR_WR_REGS 0x01
  153. #define SR_WR_REG 0x03
  154. #define SR_REQ_RD_REG (USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE)
  155. #define SR_REQ_WR_REG (USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE)
  156. /* parameters */
  157. #define SR_SHARE_TIMEOUT 1000
  158. #define SR_EEPROM_LEN 256
  159. #define SR_MCAST_SIZE 8
  160. #define SR_MCAST_ADDR_FLAG 0x80
  161. #define SR_MCAST_MAX 64
  162. #define SR_TX_OVERHEAD 2 /* 2bytes header */
  163. #define SR_RX_OVERHEAD 7 /* 3bytes header + 4crc tail */
  164. #endif /* _SR9700_H */