asix.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * ASIX AX8817X based USB 2.0 Ethernet Devices
  4. * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
  5. * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
  6. * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
  7. * Copyright (c) 2002-2003 TiVo Inc.
  8. */
  9. #ifndef _ASIX_H
  10. #define _ASIX_H
  11. // #define DEBUG // error path messages, extra info
  12. // #define VERBOSE // more; success messages
  13. #include <linux/module.h>
  14. #include <linux/kmod.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/ethtool.h>
  18. #include <linux/workqueue.h>
  19. #include <linux/mii.h>
  20. #include <linux/usb.h>
  21. #include <linux/crc32.h>
  22. #include <linux/usb/usbnet.h>
  23. #include <linux/slab.h>
  24. #include <linux/if_vlan.h>
  25. #define DRIVER_VERSION "22-Dec-2011"
  26. #define DRIVER_NAME "asix"
  27. /* ASIX AX8817X based USB 2.0 Ethernet Devices */
  28. #define AX_CMD_SET_SW_MII 0x06
  29. #define AX_CMD_READ_MII_REG 0x07
  30. #define AX_CMD_WRITE_MII_REG 0x08
  31. #define AX_CMD_STATMNGSTS_REG 0x09
  32. #define AX_CMD_SET_HW_MII 0x0a
  33. #define AX_CMD_READ_EEPROM 0x0b
  34. #define AX_CMD_WRITE_EEPROM 0x0c
  35. #define AX_CMD_WRITE_ENABLE 0x0d
  36. #define AX_CMD_WRITE_DISABLE 0x0e
  37. #define AX_CMD_READ_RX_CTL 0x0f
  38. #define AX_CMD_WRITE_RX_CTL 0x10
  39. #define AX_CMD_READ_IPG012 0x11
  40. #define AX_CMD_WRITE_IPG0 0x12
  41. #define AX_CMD_WRITE_IPG1 0x13
  42. #define AX_CMD_READ_NODE_ID 0x13
  43. #define AX_CMD_WRITE_NODE_ID 0x14
  44. #define AX_CMD_WRITE_IPG2 0x14
  45. #define AX_CMD_WRITE_MULTI_FILTER 0x16
  46. #define AX88172_CMD_READ_NODE_ID 0x17
  47. #define AX_CMD_READ_PHY_ID 0x19
  48. #define AX_CMD_READ_MEDIUM_STATUS 0x1a
  49. #define AX_CMD_WRITE_MEDIUM_MODE 0x1b
  50. #define AX_CMD_READ_MONITOR_MODE 0x1c
  51. #define AX_CMD_WRITE_MONITOR_MODE 0x1d
  52. #define AX_CMD_READ_GPIOS 0x1e
  53. #define AX_CMD_WRITE_GPIOS 0x1f
  54. #define AX_CMD_SW_RESET 0x20
  55. #define AX_CMD_SW_PHY_STATUS 0x21
  56. #define AX_CMD_SW_PHY_SELECT 0x22
  57. #define AX_QCTCTRL 0x2A
  58. #define AX_CHIPCODE_MASK 0x70
  59. #define AX_AX88772_CHIPCODE 0x00
  60. #define AX_AX88772A_CHIPCODE 0x10
  61. #define AX_AX88772B_CHIPCODE 0x20
  62. #define AX_HOST_EN 0x01
  63. #define AX_PHYSEL_PSEL 0x01
  64. #define AX_PHYSEL_SSMII 0
  65. #define AX_PHYSEL_SSEN 0x10
  66. #define AX_PHY_SELECT_MASK (BIT(3) | BIT(2))
  67. #define AX_PHY_SELECT_INTERNAL 0
  68. #define AX_PHY_SELECT_EXTERNAL BIT(2)
  69. #define AX_MONITOR_MODE 0x01
  70. #define AX_MONITOR_LINK 0x02
  71. #define AX_MONITOR_MAGIC 0x04
  72. #define AX_MONITOR_HSFS 0x10
  73. /* AX88172 Medium Status Register values */
  74. #define AX88172_MEDIUM_FD 0x02
  75. #define AX88172_MEDIUM_TX 0x04
  76. #define AX88172_MEDIUM_FC 0x10
  77. #define AX88172_MEDIUM_DEFAULT \
  78. ( AX88172_MEDIUM_FD | AX88172_MEDIUM_TX | AX88172_MEDIUM_FC )
  79. #define AX_MCAST_FILTER_SIZE 8
  80. #define AX_MAX_MCAST 64
  81. #define AX_SWRESET_CLEAR 0x00
  82. #define AX_SWRESET_RR 0x01
  83. #define AX_SWRESET_RT 0x02
  84. #define AX_SWRESET_PRTE 0x04
  85. #define AX_SWRESET_PRL 0x08
  86. #define AX_SWRESET_BZ 0x10
  87. #define AX_SWRESET_IPRL 0x20
  88. #define AX_SWRESET_IPPD 0x40
  89. #define AX88772_IPG0_DEFAULT 0x15
  90. #define AX88772_IPG1_DEFAULT 0x0c
  91. #define AX88772_IPG2_DEFAULT 0x12
  92. /* AX88772 & AX88178 Medium Mode Register */
  93. #define AX_MEDIUM_PF 0x0080
  94. #define AX_MEDIUM_JFE 0x0040
  95. #define AX_MEDIUM_TFC 0x0020
  96. #define AX_MEDIUM_RFC 0x0010
  97. #define AX_MEDIUM_ENCK 0x0008
  98. #define AX_MEDIUM_AC 0x0004
  99. #define AX_MEDIUM_FD 0x0002
  100. #define AX_MEDIUM_GM 0x0001
  101. #define AX_MEDIUM_SM 0x1000
  102. #define AX_MEDIUM_SBP 0x0800
  103. #define AX_MEDIUM_PS 0x0200
  104. #define AX_MEDIUM_RE 0x0100
  105. #define AX88178_MEDIUM_DEFAULT \
  106. (AX_MEDIUM_PS | AX_MEDIUM_FD | AX_MEDIUM_AC | \
  107. AX_MEDIUM_RFC | AX_MEDIUM_TFC | AX_MEDIUM_JFE | \
  108. AX_MEDIUM_RE)
  109. #define AX88772_MEDIUM_DEFAULT \
  110. (AX_MEDIUM_FD | AX_MEDIUM_RFC | \
  111. AX_MEDIUM_TFC | AX_MEDIUM_PS | \
  112. AX_MEDIUM_AC | AX_MEDIUM_RE)
  113. /* AX88772 & AX88178 RX_CTL values */
  114. #define AX_RX_CTL_SO 0x0080
  115. #define AX_RX_CTL_AP 0x0020
  116. #define AX_RX_CTL_AM 0x0010
  117. #define AX_RX_CTL_AB 0x0008
  118. #define AX_RX_CTL_SEP 0x0004
  119. #define AX_RX_CTL_AMALL 0x0002
  120. #define AX_RX_CTL_PRO 0x0001
  121. #define AX_RX_CTL_MFB_2048 0x0000
  122. #define AX_RX_CTL_MFB_4096 0x0100
  123. #define AX_RX_CTL_MFB_8192 0x0200
  124. #define AX_RX_CTL_MFB_16384 0x0300
  125. #define AX_DEFAULT_RX_CTL (AX_RX_CTL_SO | AX_RX_CTL_AB)
  126. /* GPIO 0 .. 2 toggles */
  127. #define AX_GPIO_GPO0EN 0x01 /* GPIO0 Output enable */
  128. #define AX_GPIO_GPO_0 0x02 /* GPIO0 Output value */
  129. #define AX_GPIO_GPO1EN 0x04 /* GPIO1 Output enable */
  130. #define AX_GPIO_GPO_1 0x08 /* GPIO1 Output value */
  131. #define AX_GPIO_GPO2EN 0x10 /* GPIO2 Output enable */
  132. #define AX_GPIO_GPO_2 0x20 /* GPIO2 Output value */
  133. #define AX_GPIO_RESERVED 0x40 /* Reserved */
  134. #define AX_GPIO_RSE 0x80 /* Reload serial EEPROM */
  135. #define AX_EEPROM_MAGIC 0xdeadbeef
  136. #define AX_EEPROM_LEN 0x200
  137. /* This structure cannot exceed sizeof(unsigned long [5]) AKA 20 bytes */
  138. struct asix_data {
  139. u8 multi_filter[AX_MCAST_FILTER_SIZE];
  140. u8 mac_addr[ETH_ALEN];
  141. u8 phymode;
  142. u8 ledmode;
  143. u8 res;
  144. };
  145. struct asix_rx_fixup_info {
  146. struct sk_buff *ax_skb;
  147. u32 header;
  148. u16 remaining;
  149. bool split_head;
  150. };
  151. struct asix_common_private {
  152. void (*resume)(struct usbnet *dev);
  153. void (*suspend)(struct usbnet *dev);
  154. u16 presvd_phy_advertise;
  155. u16 presvd_phy_bmcr;
  156. struct asix_rx_fixup_info rx_fixup_info;
  157. };
  158. extern const struct driver_info ax88172a_info;
  159. /* ASIX specific flags */
  160. #define FLAG_EEPROM_MAC (1UL << 0) /* init device MAC from eeprom */
  161. int asix_read_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
  162. u16 size, void *data, int in_pm);
  163. int asix_write_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
  164. u16 size, void *data, int in_pm);
  165. void asix_write_cmd_async(struct usbnet *dev, u8 cmd, u16 value,
  166. u16 index, u16 size, void *data);
  167. int asix_rx_fixup_internal(struct usbnet *dev, struct sk_buff *skb,
  168. struct asix_rx_fixup_info *rx);
  169. int asix_rx_fixup_common(struct usbnet *dev, struct sk_buff *skb);
  170. void asix_rx_fixup_common_free(struct asix_common_private *dp);
  171. struct sk_buff *asix_tx_fixup(struct usbnet *dev, struct sk_buff *skb,
  172. gfp_t flags);
  173. int asix_set_sw_mii(struct usbnet *dev, int in_pm);
  174. int asix_set_hw_mii(struct usbnet *dev, int in_pm);
  175. int asix_read_phy_addr(struct usbnet *dev, int internal);
  176. int asix_get_phy_addr(struct usbnet *dev);
  177. int asix_sw_reset(struct usbnet *dev, u8 flags, int in_pm);
  178. u16 asix_read_rx_ctl(struct usbnet *dev, int in_pm);
  179. int asix_write_rx_ctl(struct usbnet *dev, u16 mode, int in_pm);
  180. u16 asix_read_medium_status(struct usbnet *dev, int in_pm);
  181. int asix_write_medium_mode(struct usbnet *dev, u16 mode, int in_pm);
  182. int asix_write_gpio(struct usbnet *dev, u16 value, int sleep, int in_pm);
  183. void asix_set_multicast(struct net_device *net);
  184. int asix_mdio_read(struct net_device *netdev, int phy_id, int loc);
  185. void asix_mdio_write(struct net_device *netdev, int phy_id, int loc, int val);
  186. int asix_mdio_read_nopm(struct net_device *netdev, int phy_id, int loc);
  187. void asix_mdio_write_nopm(struct net_device *netdev, int phy_id, int loc,
  188. int val);
  189. void asix_get_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo);
  190. int asix_set_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo);
  191. int asix_get_eeprom_len(struct net_device *net);
  192. int asix_get_eeprom(struct net_device *net, struct ethtool_eeprom *eeprom,
  193. u8 *data);
  194. int asix_set_eeprom(struct net_device *net, struct ethtool_eeprom *eeprom,
  195. u8 *data);
  196. void asix_get_drvinfo(struct net_device *net, struct ethtool_drvinfo *info);
  197. int asix_set_mac_address(struct net_device *net, void *p);
  198. #endif /* _ASIX_H */