rockchip.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /**
  3. * drivers/net/phy/rockchip.c
  4. *
  5. * Driver for ROCKCHIP Ethernet PHYs
  6. *
  7. * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd
  8. *
  9. * David Wu <david.wu@rock-chips.com>
  10. */
  11. #include <linux/ethtool.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/mii.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/phy.h>
  17. #define INTERNAL_EPHY_ID 0x1234d400
  18. #define MII_INTERNAL_CTRL_STATUS 17
  19. #define SMI_ADDR_TSTCNTL 20
  20. #define SMI_ADDR_TSTREAD1 21
  21. #define SMI_ADDR_TSTREAD2 22
  22. #define SMI_ADDR_TSTWRITE 23
  23. #define MII_SPECIAL_CONTROL_STATUS 31
  24. #define MII_AUTO_MDIX_EN BIT(7)
  25. #define MII_MDIX_EN BIT(6)
  26. #define MII_SPEED_10 BIT(2)
  27. #define MII_SPEED_100 BIT(3)
  28. #define TSTCNTL_RD (BIT(15) | BIT(10))
  29. #define TSTCNTL_WR (BIT(14) | BIT(10))
  30. #define TSTMODE_ENABLE 0x400
  31. #define TSTMODE_DISABLE 0x0
  32. #define WR_ADDR_A7CFG 0x18
  33. static int rockchip_init_tstmode(struct phy_device *phydev)
  34. {
  35. int ret;
  36. /* Enable access to Analog and DSP register banks */
  37. ret = phy_write(phydev, SMI_ADDR_TSTCNTL, TSTMODE_ENABLE);
  38. if (ret)
  39. return ret;
  40. ret = phy_write(phydev, SMI_ADDR_TSTCNTL, TSTMODE_DISABLE);
  41. if (ret)
  42. return ret;
  43. return phy_write(phydev, SMI_ADDR_TSTCNTL, TSTMODE_ENABLE);
  44. }
  45. static int rockchip_close_tstmode(struct phy_device *phydev)
  46. {
  47. /* Back to basic register bank */
  48. return phy_write(phydev, SMI_ADDR_TSTCNTL, TSTMODE_DISABLE);
  49. }
  50. static int rockchip_integrated_phy_analog_init(struct phy_device *phydev)
  51. {
  52. int ret;
  53. ret = rockchip_init_tstmode(phydev);
  54. if (ret)
  55. return ret;
  56. /*
  57. * Adjust tx amplitude to make sginal better,
  58. * the default value is 0x8.
  59. */
  60. ret = phy_write(phydev, SMI_ADDR_TSTWRITE, 0xB);
  61. if (ret)
  62. return ret;
  63. ret = phy_write(phydev, SMI_ADDR_TSTCNTL, TSTCNTL_WR | WR_ADDR_A7CFG);
  64. if (ret)
  65. return ret;
  66. return rockchip_close_tstmode(phydev);
  67. }
  68. static int rockchip_integrated_phy_config_init(struct phy_device *phydev)
  69. {
  70. int val, ret;
  71. /*
  72. * The auto MIDX has linked problem on some board,
  73. * workround to disable auto MDIX.
  74. */
  75. val = phy_read(phydev, MII_INTERNAL_CTRL_STATUS);
  76. if (val < 0)
  77. return val;
  78. val &= ~MII_AUTO_MDIX_EN;
  79. ret = phy_write(phydev, MII_INTERNAL_CTRL_STATUS, val);
  80. if (ret)
  81. return ret;
  82. return rockchip_integrated_phy_analog_init(phydev);
  83. }
  84. static void rockchip_link_change_notify(struct phy_device *phydev)
  85. {
  86. /*
  87. * If mode switch happens from 10BT to 100BT, all DSP/AFE
  88. * registers are set to default values. So any AFE/DSP
  89. * registers have to be re-initialized in this case.
  90. */
  91. if (phydev->state == PHY_RUNNING && phydev->speed == SPEED_100) {
  92. int ret = rockchip_integrated_phy_analog_init(phydev);
  93. if (ret)
  94. phydev_err(phydev, "rockchip_integrated_phy_analog_init err: %d.\n",
  95. ret);
  96. }
  97. }
  98. static int rockchip_set_polarity(struct phy_device *phydev, int polarity)
  99. {
  100. int reg, err, val;
  101. /* get the current settings */
  102. reg = phy_read(phydev, MII_INTERNAL_CTRL_STATUS);
  103. if (reg < 0)
  104. return reg;
  105. reg &= ~MII_AUTO_MDIX_EN;
  106. val = reg;
  107. switch (polarity) {
  108. case ETH_TP_MDI:
  109. val &= ~MII_MDIX_EN;
  110. break;
  111. case ETH_TP_MDI_X:
  112. val |= MII_MDIX_EN;
  113. break;
  114. case ETH_TP_MDI_AUTO:
  115. case ETH_TP_MDI_INVALID:
  116. default:
  117. return 0;
  118. }
  119. if (val != reg) {
  120. /* Set the new polarity value in the register */
  121. err = phy_write(phydev, MII_INTERNAL_CTRL_STATUS, val);
  122. if (err)
  123. return err;
  124. }
  125. return 0;
  126. }
  127. static int rockchip_config_aneg(struct phy_device *phydev)
  128. {
  129. int err;
  130. err = rockchip_set_polarity(phydev, phydev->mdix);
  131. if (err < 0)
  132. return err;
  133. return genphy_config_aneg(phydev);
  134. }
  135. static int rockchip_phy_resume(struct phy_device *phydev)
  136. {
  137. genphy_resume(phydev);
  138. return rockchip_integrated_phy_config_init(phydev);
  139. }
  140. static struct phy_driver rockchip_phy_driver[] = {
  141. {
  142. .phy_id = INTERNAL_EPHY_ID,
  143. .phy_id_mask = 0xfffffff0,
  144. .name = "Rockchip integrated EPHY",
  145. /* PHY_BASIC_FEATURES */
  146. .flags = 0,
  147. .link_change_notify = rockchip_link_change_notify,
  148. .soft_reset = genphy_soft_reset,
  149. .config_init = rockchip_integrated_phy_config_init,
  150. .config_aneg = rockchip_config_aneg,
  151. .suspend = genphy_suspend,
  152. .resume = rockchip_phy_resume,
  153. },
  154. };
  155. module_phy_driver(rockchip_phy_driver);
  156. static struct mdio_device_id __maybe_unused rockchip_phy_tbl[] = {
  157. { INTERNAL_EPHY_ID, 0xfffffff0 },
  158. { }
  159. };
  160. MODULE_DEVICE_TABLE(mdio, rockchip_phy_tbl);
  161. MODULE_AUTHOR("David Wu <david.wu@rock-chips.com>");
  162. MODULE_DESCRIPTION("Rockchip Ethernet PHY driver");
  163. MODULE_LICENSE("GPL");