microchip.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015 Microchip Technology
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/module.h>
  7. #include <linux/mii.h>
  8. #include <linux/ethtool.h>
  9. #include <linux/phy.h>
  10. #include <linux/microchipphy.h>
  11. #include <linux/delay.h>
  12. #include <linux/of.h>
  13. #include <dt-bindings/net/microchip-lan78xx.h>
  14. #define DRIVER_AUTHOR "WOOJUNG HUH <woojung.huh@microchip.com>"
  15. #define DRIVER_DESC "Microchip LAN88XX PHY driver"
  16. struct lan88xx_priv {
  17. int chip_id;
  18. int chip_rev;
  19. __u32 wolopts;
  20. };
  21. static int lan88xx_read_page(struct phy_device *phydev)
  22. {
  23. return __phy_read(phydev, LAN88XX_EXT_PAGE_ACCESS);
  24. }
  25. static int lan88xx_write_page(struct phy_device *phydev, int page)
  26. {
  27. return __phy_write(phydev, LAN88XX_EXT_PAGE_ACCESS, page);
  28. }
  29. static int lan88xx_phy_config_intr(struct phy_device *phydev)
  30. {
  31. int rc;
  32. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  33. /* unmask all source and clear them before enable */
  34. rc = phy_write(phydev, LAN88XX_INT_MASK, 0x7FFF);
  35. rc = phy_read(phydev, LAN88XX_INT_STS);
  36. rc = phy_write(phydev, LAN88XX_INT_MASK,
  37. LAN88XX_INT_MASK_MDINTPIN_EN_ |
  38. LAN88XX_INT_MASK_LINK_CHANGE_);
  39. } else {
  40. rc = phy_write(phydev, LAN88XX_INT_MASK, 0);
  41. }
  42. return rc < 0 ? rc : 0;
  43. }
  44. static int lan88xx_phy_ack_interrupt(struct phy_device *phydev)
  45. {
  46. int rc = phy_read(phydev, LAN88XX_INT_STS);
  47. return rc < 0 ? rc : 0;
  48. }
  49. static int lan88xx_suspend(struct phy_device *phydev)
  50. {
  51. struct lan88xx_priv *priv = phydev->priv;
  52. /* do not power down PHY when WOL is enabled */
  53. if (!priv->wolopts)
  54. genphy_suspend(phydev);
  55. return 0;
  56. }
  57. static int lan88xx_TR_reg_set(struct phy_device *phydev, u16 regaddr,
  58. u32 data)
  59. {
  60. int val, save_page, ret = 0;
  61. u16 buf;
  62. /* Save current page */
  63. save_page = phy_save_page(phydev);
  64. if (save_page < 0) {
  65. phydev_warn(phydev, "Failed to get current page\n");
  66. goto err;
  67. }
  68. /* Switch to TR page */
  69. lan88xx_write_page(phydev, LAN88XX_EXT_PAGE_ACCESS_TR);
  70. ret = __phy_write(phydev, LAN88XX_EXT_PAGE_TR_LOW_DATA,
  71. (data & 0xFFFF));
  72. if (ret < 0) {
  73. phydev_warn(phydev, "Failed to write TR low data\n");
  74. goto err;
  75. }
  76. ret = __phy_write(phydev, LAN88XX_EXT_PAGE_TR_HIGH_DATA,
  77. (data & 0x00FF0000) >> 16);
  78. if (ret < 0) {
  79. phydev_warn(phydev, "Failed to write TR high data\n");
  80. goto err;
  81. }
  82. /* Config control bits [15:13] of register */
  83. buf = (regaddr & ~(0x3 << 13));/* Clr [14:13] to write data in reg */
  84. buf |= 0x8000; /* Set [15] to Packet transmit */
  85. ret = __phy_write(phydev, LAN88XX_EXT_PAGE_TR_CR, buf);
  86. if (ret < 0) {
  87. phydev_warn(phydev, "Failed to write data in reg\n");
  88. goto err;
  89. }
  90. usleep_range(1000, 2000);/* Wait for Data to be written */
  91. val = __phy_read(phydev, LAN88XX_EXT_PAGE_TR_CR);
  92. if (!(val & 0x8000))
  93. phydev_warn(phydev, "TR Register[0x%X] configuration failed\n",
  94. regaddr);
  95. err:
  96. return phy_restore_page(phydev, save_page, ret);
  97. }
  98. static void lan88xx_config_TR_regs(struct phy_device *phydev)
  99. {
  100. int err;
  101. /* Get access to Channel 0x1, Node 0xF , Register 0x01.
  102. * Write 24-bit value 0x12B00A to register. Setting MrvlTrFix1000Kf,
  103. * MrvlTrFix1000Kp, MasterEnableTR bits.
  104. */
  105. err = lan88xx_TR_reg_set(phydev, 0x0F82, 0x12B00A);
  106. if (err < 0)
  107. phydev_warn(phydev, "Failed to Set Register[0x0F82]\n");
  108. /* Get access to Channel b'10, Node b'1101, Register 0x06.
  109. * Write 24-bit value 0xD2C46F to register. Setting SSTrKf1000Slv,
  110. * SSTrKp1000Mas bits.
  111. */
  112. err = lan88xx_TR_reg_set(phydev, 0x168C, 0xD2C46F);
  113. if (err < 0)
  114. phydev_warn(phydev, "Failed to Set Register[0x168C]\n");
  115. /* Get access to Channel b'10, Node b'1111, Register 0x11.
  116. * Write 24-bit value 0x620 to register. Setting rem_upd_done_thresh
  117. * bits
  118. */
  119. err = lan88xx_TR_reg_set(phydev, 0x17A2, 0x620);
  120. if (err < 0)
  121. phydev_warn(phydev, "Failed to Set Register[0x17A2]\n");
  122. /* Get access to Channel b'10, Node b'1101, Register 0x10.
  123. * Write 24-bit value 0xEEFFDD to register. Setting
  124. * eee_TrKp1Long_1000, eee_TrKp2Long_1000, eee_TrKp3Long_1000,
  125. * eee_TrKp1Short_1000,eee_TrKp2Short_1000, eee_TrKp3Short_1000 bits.
  126. */
  127. err = lan88xx_TR_reg_set(phydev, 0x16A0, 0xEEFFDD);
  128. if (err < 0)
  129. phydev_warn(phydev, "Failed to Set Register[0x16A0]\n");
  130. /* Get access to Channel b'10, Node b'1101, Register 0x13.
  131. * Write 24-bit value 0x071448 to register. Setting
  132. * slv_lpi_tr_tmr_val1, slv_lpi_tr_tmr_val2 bits.
  133. */
  134. err = lan88xx_TR_reg_set(phydev, 0x16A6, 0x071448);
  135. if (err < 0)
  136. phydev_warn(phydev, "Failed to Set Register[0x16A6]\n");
  137. /* Get access to Channel b'10, Node b'1101, Register 0x12.
  138. * Write 24-bit value 0x13132F to register. Setting
  139. * slv_sigdet_timer_val1, slv_sigdet_timer_val2 bits.
  140. */
  141. err = lan88xx_TR_reg_set(phydev, 0x16A4, 0x13132F);
  142. if (err < 0)
  143. phydev_warn(phydev, "Failed to Set Register[0x16A4]\n");
  144. /* Get access to Channel b'10, Node b'1101, Register 0x14.
  145. * Write 24-bit value 0x0 to register. Setting eee_3level_delay,
  146. * eee_TrKf_freeze_delay bits.
  147. */
  148. err = lan88xx_TR_reg_set(phydev, 0x16A8, 0x0);
  149. if (err < 0)
  150. phydev_warn(phydev, "Failed to Set Register[0x16A8]\n");
  151. /* Get access to Channel b'01, Node b'1111, Register 0x34.
  152. * Write 24-bit value 0x91B06C to register. Setting
  153. * FastMseSearchThreshLong1000, FastMseSearchThreshShort1000,
  154. * FastMseSearchUpdGain1000 bits.
  155. */
  156. err = lan88xx_TR_reg_set(phydev, 0x0FE8, 0x91B06C);
  157. if (err < 0)
  158. phydev_warn(phydev, "Failed to Set Register[0x0FE8]\n");
  159. /* Get access to Channel b'01, Node b'1111, Register 0x3E.
  160. * Write 24-bit value 0xC0A028 to register. Setting
  161. * FastMseKp2ThreshLong1000, FastMseKp2ThreshShort1000,
  162. * FastMseKp2UpdGain1000, FastMseKp2ExitEn1000 bits.
  163. */
  164. err = lan88xx_TR_reg_set(phydev, 0x0FFC, 0xC0A028);
  165. if (err < 0)
  166. phydev_warn(phydev, "Failed to Set Register[0x0FFC]\n");
  167. /* Get access to Channel b'01, Node b'1111, Register 0x35.
  168. * Write 24-bit value 0x041600 to register. Setting
  169. * FastMseSearchPhShNum1000, FastMseSearchClksPerPh1000,
  170. * FastMsePhChangeDelay1000 bits.
  171. */
  172. err = lan88xx_TR_reg_set(phydev, 0x0FEA, 0x041600);
  173. if (err < 0)
  174. phydev_warn(phydev, "Failed to Set Register[0x0FEA]\n");
  175. /* Get access to Channel b'10, Node b'1101, Register 0x03.
  176. * Write 24-bit value 0x000004 to register. Setting TrFreeze bits.
  177. */
  178. err = lan88xx_TR_reg_set(phydev, 0x1686, 0x000004);
  179. if (err < 0)
  180. phydev_warn(phydev, "Failed to Set Register[0x1686]\n");
  181. }
  182. static int lan88xx_probe(struct phy_device *phydev)
  183. {
  184. struct device *dev = &phydev->mdio.dev;
  185. struct lan88xx_priv *priv;
  186. u32 led_modes[4];
  187. int len;
  188. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  189. if (!priv)
  190. return -ENOMEM;
  191. priv->wolopts = 0;
  192. len = of_property_read_variable_u32_array(dev->of_node,
  193. "microchip,led-modes",
  194. led_modes,
  195. 0,
  196. ARRAY_SIZE(led_modes));
  197. if (len >= 0) {
  198. u32 reg = 0;
  199. int i;
  200. for (i = 0; i < len; i++) {
  201. if (led_modes[i] > 15)
  202. return -EINVAL;
  203. reg |= led_modes[i] << (i * 4);
  204. }
  205. for (; i < ARRAY_SIZE(led_modes); i++)
  206. reg |= LAN78XX_FORCE_LED_OFF << (i * 4);
  207. (void)phy_write(phydev, LAN78XX_PHY_LED_MODE_SELECT, reg);
  208. } else if (len == -EOVERFLOW) {
  209. return -EINVAL;
  210. }
  211. /* these values can be used to identify internal PHY */
  212. priv->chip_id = phy_read_mmd(phydev, 3, LAN88XX_MMD3_CHIP_ID);
  213. priv->chip_rev = phy_read_mmd(phydev, 3, LAN88XX_MMD3_CHIP_REV);
  214. phydev->priv = priv;
  215. return 0;
  216. }
  217. static void lan88xx_remove(struct phy_device *phydev)
  218. {
  219. struct device *dev = &phydev->mdio.dev;
  220. struct lan88xx_priv *priv = phydev->priv;
  221. if (priv)
  222. devm_kfree(dev, priv);
  223. }
  224. static int lan88xx_set_wol(struct phy_device *phydev,
  225. struct ethtool_wolinfo *wol)
  226. {
  227. struct lan88xx_priv *priv = phydev->priv;
  228. priv->wolopts = wol->wolopts;
  229. return 0;
  230. }
  231. static void lan88xx_set_mdix(struct phy_device *phydev)
  232. {
  233. int buf;
  234. int val;
  235. switch (phydev->mdix_ctrl) {
  236. case ETH_TP_MDI:
  237. val = LAN88XX_EXT_MODE_CTRL_MDI_;
  238. break;
  239. case ETH_TP_MDI_X:
  240. val = LAN88XX_EXT_MODE_CTRL_MDI_X_;
  241. break;
  242. case ETH_TP_MDI_AUTO:
  243. val = LAN88XX_EXT_MODE_CTRL_AUTO_MDIX_;
  244. break;
  245. default:
  246. return;
  247. }
  248. phy_write(phydev, LAN88XX_EXT_PAGE_ACCESS, LAN88XX_EXT_PAGE_SPACE_1);
  249. buf = phy_read(phydev, LAN88XX_EXT_MODE_CTRL);
  250. buf &= ~LAN88XX_EXT_MODE_CTRL_MDIX_MASK_;
  251. buf |= val;
  252. phy_write(phydev, LAN88XX_EXT_MODE_CTRL, buf);
  253. phy_write(phydev, LAN88XX_EXT_PAGE_ACCESS, LAN88XX_EXT_PAGE_SPACE_0);
  254. }
  255. static int lan88xx_config_init(struct phy_device *phydev)
  256. {
  257. int val;
  258. /*Zerodetect delay enable */
  259. val = phy_read_mmd(phydev, MDIO_MMD_PCS,
  260. PHY_ARDENNES_MMD_DEV_3_PHY_CFG);
  261. val |= PHY_ARDENNES_MMD_DEV_3_PHY_CFG_ZD_DLY_EN_;
  262. phy_write_mmd(phydev, MDIO_MMD_PCS, PHY_ARDENNES_MMD_DEV_3_PHY_CFG,
  263. val);
  264. /* Config DSP registers */
  265. lan88xx_config_TR_regs(phydev);
  266. return 0;
  267. }
  268. static int lan88xx_config_aneg(struct phy_device *phydev)
  269. {
  270. lan88xx_set_mdix(phydev);
  271. return genphy_config_aneg(phydev);
  272. }
  273. static struct phy_driver microchip_phy_driver[] = {
  274. {
  275. .phy_id = 0x0007c130,
  276. .phy_id_mask = 0xfffffff0,
  277. .name = "Microchip LAN88xx",
  278. /* PHY_GBIT_FEATURES */
  279. .probe = lan88xx_probe,
  280. .remove = lan88xx_remove,
  281. .config_init = lan88xx_config_init,
  282. .config_aneg = lan88xx_config_aneg,
  283. .ack_interrupt = lan88xx_phy_ack_interrupt,
  284. .config_intr = lan88xx_phy_config_intr,
  285. .suspend = lan88xx_suspend,
  286. .resume = genphy_resume,
  287. .set_wol = lan88xx_set_wol,
  288. .read_page = lan88xx_read_page,
  289. .write_page = lan88xx_write_page,
  290. } };
  291. module_phy_driver(microchip_phy_driver);
  292. static struct mdio_device_id __maybe_unused microchip_tbl[] = {
  293. { 0x0007c130, 0xfffffff0 },
  294. { }
  295. };
  296. MODULE_DEVICE_TABLE(mdio, microchip_tbl);
  297. MODULE_AUTHOR(DRIVER_AUTHOR);
  298. MODULE_DESCRIPTION(DRIVER_DESC);
  299. MODULE_LICENSE("GPL");