micrel.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * drivers/net/phy/micrel.c
  4. *
  5. * Driver for Micrel PHYs
  6. *
  7. * Author: David J. Choi
  8. *
  9. * Copyright (c) 2010-2013 Micrel, Inc.
  10. * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
  11. *
  12. * Support : Micrel Phys:
  13. * Giga phys: ksz9021, ksz9031, ksz9131
  14. * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
  15. * ksz8021, ksz8031, ksz8051,
  16. * ksz8081, ksz8091,
  17. * ksz8061,
  18. * Switch : ksz8873, ksz886x
  19. * ksz9477
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/phy.h>
  24. #include <linux/micrel_phy.h>
  25. #include <linux/of.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. /* Operation Mode Strap Override */
  29. #define MII_KSZPHY_OMSO 0x16
  30. #define KSZPHY_OMSO_FACTORY_TEST BIT(15)
  31. #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
  32. #define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
  33. #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
  34. #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
  35. /* general Interrupt control/status reg in vendor specific block. */
  36. #define MII_KSZPHY_INTCS 0x1B
  37. #define KSZPHY_INTCS_JABBER BIT(15)
  38. #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
  39. #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
  40. #define KSZPHY_INTCS_PARELLEL BIT(12)
  41. #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
  42. #define KSZPHY_INTCS_LINK_DOWN BIT(10)
  43. #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
  44. #define KSZPHY_INTCS_LINK_UP BIT(8)
  45. #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
  46. KSZPHY_INTCS_LINK_DOWN)
  47. /* PHY Control 1 */
  48. #define MII_KSZPHY_CTRL_1 0x1e
  49. /* PHY Control 2 / PHY Control (if no PHY Control 1) */
  50. #define MII_KSZPHY_CTRL_2 0x1f
  51. #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
  52. /* bitmap of PHY register to set interrupt mode */
  53. #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
  54. #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
  55. /* Write/read to/from extended registers */
  56. #define MII_KSZPHY_EXTREG 0x0b
  57. #define KSZPHY_EXTREG_WRITE 0x8000
  58. #define MII_KSZPHY_EXTREG_WRITE 0x0c
  59. #define MII_KSZPHY_EXTREG_READ 0x0d
  60. /* Extended registers */
  61. #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
  62. #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
  63. #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
  64. #define PS_TO_REG 200
  65. struct kszphy_hw_stat {
  66. const char *string;
  67. u8 reg;
  68. u8 bits;
  69. };
  70. static struct kszphy_hw_stat kszphy_hw_stats[] = {
  71. { "phy_receive_errors", 21, 16},
  72. { "phy_idle_errors", 10, 8 },
  73. };
  74. struct kszphy_type {
  75. u32 led_mode_reg;
  76. u16 interrupt_level_mask;
  77. bool has_broadcast_disable;
  78. bool has_nand_tree_disable;
  79. bool has_rmii_ref_clk_sel;
  80. };
  81. struct kszphy_priv {
  82. const struct kszphy_type *type;
  83. int led_mode;
  84. bool rmii_ref_clk_sel;
  85. bool rmii_ref_clk_sel_val;
  86. u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
  87. };
  88. static const struct kszphy_type ksz8021_type = {
  89. .led_mode_reg = MII_KSZPHY_CTRL_2,
  90. .has_broadcast_disable = true,
  91. .has_nand_tree_disable = true,
  92. .has_rmii_ref_clk_sel = true,
  93. };
  94. static const struct kszphy_type ksz8041_type = {
  95. .led_mode_reg = MII_KSZPHY_CTRL_1,
  96. };
  97. static const struct kszphy_type ksz8051_type = {
  98. .led_mode_reg = MII_KSZPHY_CTRL_2,
  99. .has_nand_tree_disable = true,
  100. };
  101. static const struct kszphy_type ksz8081_type = {
  102. .led_mode_reg = MII_KSZPHY_CTRL_2,
  103. .has_broadcast_disable = true,
  104. .has_nand_tree_disable = true,
  105. .has_rmii_ref_clk_sel = true,
  106. };
  107. static const struct kszphy_type ks8737_type = {
  108. .interrupt_level_mask = BIT(14),
  109. };
  110. static const struct kszphy_type ksz9021_type = {
  111. .interrupt_level_mask = BIT(14),
  112. };
  113. static int kszphy_extended_write(struct phy_device *phydev,
  114. u32 regnum, u16 val)
  115. {
  116. phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
  117. return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
  118. }
  119. static int kszphy_extended_read(struct phy_device *phydev,
  120. u32 regnum)
  121. {
  122. phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
  123. return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
  124. }
  125. static int kszphy_ack_interrupt(struct phy_device *phydev)
  126. {
  127. /* bit[7..0] int status, which is a read and clear register. */
  128. int rc;
  129. rc = phy_read(phydev, MII_KSZPHY_INTCS);
  130. return (rc < 0) ? rc : 0;
  131. }
  132. static int kszphy_config_intr(struct phy_device *phydev)
  133. {
  134. const struct kszphy_type *type = phydev->drv->driver_data;
  135. int temp;
  136. u16 mask;
  137. if (type && type->interrupt_level_mask)
  138. mask = type->interrupt_level_mask;
  139. else
  140. mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
  141. /* set the interrupt pin active low */
  142. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  143. if (temp < 0)
  144. return temp;
  145. temp &= ~mask;
  146. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  147. /* enable / disable interrupts */
  148. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  149. temp = KSZPHY_INTCS_ALL;
  150. else
  151. temp = 0;
  152. return phy_write(phydev, MII_KSZPHY_INTCS, temp);
  153. }
  154. static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
  155. {
  156. int ctrl;
  157. ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
  158. if (ctrl < 0)
  159. return ctrl;
  160. if (val)
  161. ctrl |= KSZPHY_RMII_REF_CLK_SEL;
  162. else
  163. ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
  164. return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
  165. }
  166. static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
  167. {
  168. int rc, temp, shift;
  169. switch (reg) {
  170. case MII_KSZPHY_CTRL_1:
  171. shift = 14;
  172. break;
  173. case MII_KSZPHY_CTRL_2:
  174. shift = 4;
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. temp = phy_read(phydev, reg);
  180. if (temp < 0) {
  181. rc = temp;
  182. goto out;
  183. }
  184. temp &= ~(3 << shift);
  185. temp |= val << shift;
  186. rc = phy_write(phydev, reg, temp);
  187. out:
  188. if (rc < 0)
  189. phydev_err(phydev, "failed to set led mode\n");
  190. return rc;
  191. }
  192. /* Disable PHY address 0 as the broadcast address, so that it can be used as a
  193. * unique (non-broadcast) address on a shared bus.
  194. */
  195. static int kszphy_broadcast_disable(struct phy_device *phydev)
  196. {
  197. int ret;
  198. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  199. if (ret < 0)
  200. goto out;
  201. ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
  202. out:
  203. if (ret)
  204. phydev_err(phydev, "failed to disable broadcast address\n");
  205. return ret;
  206. }
  207. static int kszphy_nand_tree_disable(struct phy_device *phydev)
  208. {
  209. int ret;
  210. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  211. if (ret < 0)
  212. goto out;
  213. if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
  214. return 0;
  215. ret = phy_write(phydev, MII_KSZPHY_OMSO,
  216. ret & ~KSZPHY_OMSO_NAND_TREE_ON);
  217. out:
  218. if (ret)
  219. phydev_err(phydev, "failed to disable NAND tree mode\n");
  220. return ret;
  221. }
  222. /* Some config bits need to be set again on resume, handle them here. */
  223. static int kszphy_config_reset(struct phy_device *phydev)
  224. {
  225. struct kszphy_priv *priv = phydev->priv;
  226. int ret;
  227. if (priv->rmii_ref_clk_sel) {
  228. ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
  229. if (ret) {
  230. phydev_err(phydev,
  231. "failed to set rmii reference clock\n");
  232. return ret;
  233. }
  234. }
  235. if (priv->led_mode >= 0)
  236. kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
  237. return 0;
  238. }
  239. static int kszphy_config_init(struct phy_device *phydev)
  240. {
  241. struct kszphy_priv *priv = phydev->priv;
  242. const struct kszphy_type *type;
  243. if (!priv)
  244. return 0;
  245. type = priv->type;
  246. if (type->has_broadcast_disable)
  247. kszphy_broadcast_disable(phydev);
  248. if (type->has_nand_tree_disable)
  249. kszphy_nand_tree_disable(phydev);
  250. return kszphy_config_reset(phydev);
  251. }
  252. static int ksz8041_config_init(struct phy_device *phydev)
  253. {
  254. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  255. struct device_node *of_node = phydev->mdio.dev.of_node;
  256. /* Limit supported and advertised modes in fiber mode */
  257. if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
  258. phydev->dev_flags |= MICREL_PHY_FXEN;
  259. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
  260. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
  261. linkmode_and(phydev->supported, phydev->supported, mask);
  262. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
  263. phydev->supported);
  264. linkmode_and(phydev->advertising, phydev->advertising, mask);
  265. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
  266. phydev->advertising);
  267. phydev->autoneg = AUTONEG_DISABLE;
  268. }
  269. return kszphy_config_init(phydev);
  270. }
  271. static int ksz8041_config_aneg(struct phy_device *phydev)
  272. {
  273. /* Skip auto-negotiation in fiber mode */
  274. if (phydev->dev_flags & MICREL_PHY_FXEN) {
  275. phydev->speed = SPEED_100;
  276. return 0;
  277. }
  278. return genphy_config_aneg(phydev);
  279. }
  280. static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
  281. const bool ksz_8051)
  282. {
  283. int ret;
  284. if ((phydev->phy_id & MICREL_PHY_ID_MASK) != PHY_ID_KSZ8051)
  285. return 0;
  286. ret = phy_read(phydev, MII_BMSR);
  287. if (ret < 0)
  288. return ret;
  289. /* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
  290. * exact PHY ID. However, they can be told apart by the extended
  291. * capability registers presence. The KSZ8051 PHY has them while
  292. * the switch does not.
  293. */
  294. ret &= BMSR_ERCAP;
  295. if (ksz_8051)
  296. return ret;
  297. else
  298. return !ret;
  299. }
  300. static int ksz8051_match_phy_device(struct phy_device *phydev)
  301. {
  302. return ksz8051_ksz8795_match_phy_device(phydev, true);
  303. }
  304. static int ksz8081_config_init(struct phy_device *phydev)
  305. {
  306. /* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
  307. * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
  308. * pull-down is missing, the factory test mode should be cleared by
  309. * manually writing a 0.
  310. */
  311. phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
  312. return kszphy_config_init(phydev);
  313. }
  314. static int ksz8061_config_init(struct phy_device *phydev)
  315. {
  316. int ret;
  317. ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
  318. if (ret)
  319. return ret;
  320. return kszphy_config_init(phydev);
  321. }
  322. static int ksz8795_match_phy_device(struct phy_device *phydev)
  323. {
  324. return ksz8051_ksz8795_match_phy_device(phydev, false);
  325. }
  326. static int ksz9021_load_values_from_of(struct phy_device *phydev,
  327. const struct device_node *of_node,
  328. u16 reg,
  329. const char *field1, const char *field2,
  330. const char *field3, const char *field4)
  331. {
  332. int val1 = -1;
  333. int val2 = -2;
  334. int val3 = -3;
  335. int val4 = -4;
  336. int newval;
  337. int matches = 0;
  338. if (!of_property_read_u32(of_node, field1, &val1))
  339. matches++;
  340. if (!of_property_read_u32(of_node, field2, &val2))
  341. matches++;
  342. if (!of_property_read_u32(of_node, field3, &val3))
  343. matches++;
  344. if (!of_property_read_u32(of_node, field4, &val4))
  345. matches++;
  346. if (!matches)
  347. return 0;
  348. if (matches < 4)
  349. newval = kszphy_extended_read(phydev, reg);
  350. else
  351. newval = 0;
  352. if (val1 != -1)
  353. newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
  354. if (val2 != -2)
  355. newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
  356. if (val3 != -3)
  357. newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
  358. if (val4 != -4)
  359. newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
  360. return kszphy_extended_write(phydev, reg, newval);
  361. }
  362. static int ksz9021_config_init(struct phy_device *phydev)
  363. {
  364. const struct device *dev = &phydev->mdio.dev;
  365. const struct device_node *of_node = dev->of_node;
  366. const struct device *dev_walker;
  367. /* The Micrel driver has a deprecated option to place phy OF
  368. * properties in the MAC node. Walk up the tree of devices to
  369. * find a device with an OF node.
  370. */
  371. dev_walker = &phydev->mdio.dev;
  372. do {
  373. of_node = dev_walker->of_node;
  374. dev_walker = dev_walker->parent;
  375. } while (!of_node && dev_walker);
  376. if (of_node) {
  377. ksz9021_load_values_from_of(phydev, of_node,
  378. MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
  379. "txen-skew-ps", "txc-skew-ps",
  380. "rxdv-skew-ps", "rxc-skew-ps");
  381. ksz9021_load_values_from_of(phydev, of_node,
  382. MII_KSZPHY_RX_DATA_PAD_SKEW,
  383. "rxd0-skew-ps", "rxd1-skew-ps",
  384. "rxd2-skew-ps", "rxd3-skew-ps");
  385. ksz9021_load_values_from_of(phydev, of_node,
  386. MII_KSZPHY_TX_DATA_PAD_SKEW,
  387. "txd0-skew-ps", "txd1-skew-ps",
  388. "txd2-skew-ps", "txd3-skew-ps");
  389. }
  390. return 0;
  391. }
  392. #define KSZ9031_PS_TO_REG 60
  393. /* Extended registers */
  394. /* MMD Address 0x0 */
  395. #define MII_KSZ9031RN_FLP_BURST_TX_LO 3
  396. #define MII_KSZ9031RN_FLP_BURST_TX_HI 4
  397. /* MMD Address 0x2 */
  398. #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
  399. #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
  400. #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
  401. #define MII_KSZ9031RN_CLK_PAD_SKEW 8
  402. /* MMD Address 0x1C */
  403. #define MII_KSZ9031RN_EDPD 0x23
  404. #define MII_KSZ9031RN_EDPD_ENABLE BIT(0)
  405. static int ksz9031_of_load_skew_values(struct phy_device *phydev,
  406. const struct device_node *of_node,
  407. u16 reg, size_t field_sz,
  408. const char *field[], u8 numfields)
  409. {
  410. int val[4] = {-1, -2, -3, -4};
  411. int matches = 0;
  412. u16 mask;
  413. u16 maxval;
  414. u16 newval;
  415. int i;
  416. for (i = 0; i < numfields; i++)
  417. if (!of_property_read_u32(of_node, field[i], val + i))
  418. matches++;
  419. if (!matches)
  420. return 0;
  421. if (matches < numfields)
  422. newval = phy_read_mmd(phydev, 2, reg);
  423. else
  424. newval = 0;
  425. maxval = (field_sz == 4) ? 0xf : 0x1f;
  426. for (i = 0; i < numfields; i++)
  427. if (val[i] != -(i + 1)) {
  428. mask = 0xffff;
  429. mask ^= maxval << (field_sz * i);
  430. newval = (newval & mask) |
  431. (((val[i] / KSZ9031_PS_TO_REG) & maxval)
  432. << (field_sz * i));
  433. }
  434. return phy_write_mmd(phydev, 2, reg, newval);
  435. }
  436. /* Center KSZ9031RNX FLP timing at 16ms. */
  437. static int ksz9031_center_flp_timing(struct phy_device *phydev)
  438. {
  439. int result;
  440. result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
  441. 0x0006);
  442. if (result)
  443. return result;
  444. result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
  445. 0x1A80);
  446. if (result)
  447. return result;
  448. return genphy_restart_aneg(phydev);
  449. }
  450. /* Enable energy-detect power-down mode */
  451. static int ksz9031_enable_edpd(struct phy_device *phydev)
  452. {
  453. int reg;
  454. reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
  455. if (reg < 0)
  456. return reg;
  457. return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
  458. reg | MII_KSZ9031RN_EDPD_ENABLE);
  459. }
  460. static int ksz9031_config_init(struct phy_device *phydev)
  461. {
  462. const struct device *dev = &phydev->mdio.dev;
  463. const struct device_node *of_node = dev->of_node;
  464. static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
  465. static const char *rx_data_skews[4] = {
  466. "rxd0-skew-ps", "rxd1-skew-ps",
  467. "rxd2-skew-ps", "rxd3-skew-ps"
  468. };
  469. static const char *tx_data_skews[4] = {
  470. "txd0-skew-ps", "txd1-skew-ps",
  471. "txd2-skew-ps", "txd3-skew-ps"
  472. };
  473. static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
  474. const struct device *dev_walker;
  475. int result;
  476. result = ksz9031_enable_edpd(phydev);
  477. if (result < 0)
  478. return result;
  479. /* The Micrel driver has a deprecated option to place phy OF
  480. * properties in the MAC node. Walk up the tree of devices to
  481. * find a device with an OF node.
  482. */
  483. dev_walker = &phydev->mdio.dev;
  484. do {
  485. of_node = dev_walker->of_node;
  486. dev_walker = dev_walker->parent;
  487. } while (!of_node && dev_walker);
  488. if (of_node) {
  489. ksz9031_of_load_skew_values(phydev, of_node,
  490. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  491. clk_skews, 2);
  492. ksz9031_of_load_skew_values(phydev, of_node,
  493. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  494. control_skews, 2);
  495. ksz9031_of_load_skew_values(phydev, of_node,
  496. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  497. rx_data_skews, 4);
  498. ksz9031_of_load_skew_values(phydev, of_node,
  499. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  500. tx_data_skews, 4);
  501. /* Silicon Errata Sheet (DS80000691D or DS80000692D):
  502. * When the device links in the 1000BASE-T slave mode only,
  503. * the optional 125MHz reference output clock (CLK125_NDO)
  504. * has wide duty cycle variation.
  505. *
  506. * The optional CLK125_NDO clock does not meet the RGMII
  507. * 45/55 percent (min/max) duty cycle requirement and therefore
  508. * cannot be used directly by the MAC side for clocking
  509. * applications that have setup/hold time requirements on
  510. * rising and falling clock edges.
  511. *
  512. * Workaround:
  513. * Force the phy to be the master to receive a stable clock
  514. * which meets the duty cycle requirement.
  515. */
  516. if (of_property_read_bool(of_node, "micrel,force-master")) {
  517. result = phy_read(phydev, MII_CTRL1000);
  518. if (result < 0)
  519. goto err_force_master;
  520. /* enable master mode, config & prefer master */
  521. result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
  522. result = phy_write(phydev, MII_CTRL1000, result);
  523. if (result < 0)
  524. goto err_force_master;
  525. }
  526. }
  527. return ksz9031_center_flp_timing(phydev);
  528. err_force_master:
  529. phydev_err(phydev, "failed to force the phy to master mode\n");
  530. return result;
  531. }
  532. #define KSZ9131_SKEW_5BIT_MAX 2400
  533. #define KSZ9131_SKEW_4BIT_MAX 800
  534. #define KSZ9131_OFFSET 700
  535. #define KSZ9131_STEP 100
  536. static int ksz9131_of_load_skew_values(struct phy_device *phydev,
  537. struct device_node *of_node,
  538. u16 reg, size_t field_sz,
  539. char *field[], u8 numfields)
  540. {
  541. int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
  542. -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
  543. int skewval, skewmax = 0;
  544. int matches = 0;
  545. u16 maxval;
  546. u16 newval;
  547. u16 mask;
  548. int i;
  549. /* psec properties in dts should mean x pico seconds */
  550. if (field_sz == 5)
  551. skewmax = KSZ9131_SKEW_5BIT_MAX;
  552. else
  553. skewmax = KSZ9131_SKEW_4BIT_MAX;
  554. for (i = 0; i < numfields; i++)
  555. if (!of_property_read_s32(of_node, field[i], &skewval)) {
  556. if (skewval < -KSZ9131_OFFSET)
  557. skewval = -KSZ9131_OFFSET;
  558. else if (skewval > skewmax)
  559. skewval = skewmax;
  560. val[i] = skewval + KSZ9131_OFFSET;
  561. matches++;
  562. }
  563. if (!matches)
  564. return 0;
  565. if (matches < numfields)
  566. newval = phy_read_mmd(phydev, 2, reg);
  567. else
  568. newval = 0;
  569. maxval = (field_sz == 4) ? 0xf : 0x1f;
  570. for (i = 0; i < numfields; i++)
  571. if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
  572. mask = 0xffff;
  573. mask ^= maxval << (field_sz * i);
  574. newval = (newval & mask) |
  575. (((val[i] / KSZ9131_STEP) & maxval)
  576. << (field_sz * i));
  577. }
  578. return phy_write_mmd(phydev, 2, reg, newval);
  579. }
  580. static int ksz9131_config_init(struct phy_device *phydev)
  581. {
  582. const struct device *dev = &phydev->mdio.dev;
  583. struct device_node *of_node = dev->of_node;
  584. char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
  585. char *rx_data_skews[4] = {
  586. "rxd0-skew-psec", "rxd1-skew-psec",
  587. "rxd2-skew-psec", "rxd3-skew-psec"
  588. };
  589. char *tx_data_skews[4] = {
  590. "txd0-skew-psec", "txd1-skew-psec",
  591. "txd2-skew-psec", "txd3-skew-psec"
  592. };
  593. char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
  594. const struct device *dev_walker;
  595. int ret;
  596. dev_walker = &phydev->mdio.dev;
  597. do {
  598. of_node = dev_walker->of_node;
  599. dev_walker = dev_walker->parent;
  600. } while (!of_node && dev_walker);
  601. if (!of_node)
  602. return 0;
  603. ret = ksz9131_of_load_skew_values(phydev, of_node,
  604. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  605. clk_skews, 2);
  606. if (ret < 0)
  607. return ret;
  608. ret = ksz9131_of_load_skew_values(phydev, of_node,
  609. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  610. control_skews, 2);
  611. if (ret < 0)
  612. return ret;
  613. ret = ksz9131_of_load_skew_values(phydev, of_node,
  614. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  615. rx_data_skews, 4);
  616. if (ret < 0)
  617. return ret;
  618. ret = ksz9131_of_load_skew_values(phydev, of_node,
  619. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  620. tx_data_skews, 4);
  621. if (ret < 0)
  622. return ret;
  623. return 0;
  624. }
  625. #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
  626. #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
  627. #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
  628. static int ksz8873mll_read_status(struct phy_device *phydev)
  629. {
  630. int regval;
  631. /* dummy read */
  632. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  633. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  634. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
  635. phydev->duplex = DUPLEX_HALF;
  636. else
  637. phydev->duplex = DUPLEX_FULL;
  638. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
  639. phydev->speed = SPEED_10;
  640. else
  641. phydev->speed = SPEED_100;
  642. phydev->link = 1;
  643. phydev->pause = phydev->asym_pause = 0;
  644. return 0;
  645. }
  646. static int ksz9031_get_features(struct phy_device *phydev)
  647. {
  648. int ret;
  649. ret = genphy_read_abilities(phydev);
  650. if (ret < 0)
  651. return ret;
  652. /* Silicon Errata Sheet (DS80000691D or DS80000692D):
  653. * Whenever the device's Asymmetric Pause capability is set to 1,
  654. * link-up may fail after a link-up to link-down transition.
  655. *
  656. * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
  657. *
  658. * Workaround:
  659. * Do not enable the Asymmetric Pause capability bit.
  660. */
  661. linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
  662. /* We force setting the Pause capability as the core will force the
  663. * Asymmetric Pause capability to 1 otherwise.
  664. */
  665. linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
  666. return 0;
  667. }
  668. static int ksz9031_read_status(struct phy_device *phydev)
  669. {
  670. int err;
  671. int regval;
  672. err = genphy_read_status(phydev);
  673. if (err)
  674. return err;
  675. /* Make sure the PHY is not broken. Read idle error count,
  676. * and reset the PHY if it is maxed out.
  677. */
  678. regval = phy_read(phydev, MII_STAT1000);
  679. if ((regval & 0xFF) == 0xFF) {
  680. phy_init_hw(phydev);
  681. phydev->link = 0;
  682. if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
  683. phydev->drv->config_intr(phydev);
  684. return genphy_config_aneg(phydev);
  685. }
  686. return 0;
  687. }
  688. static int ksz8873mll_config_aneg(struct phy_device *phydev)
  689. {
  690. return 0;
  691. }
  692. static int kszphy_get_sset_count(struct phy_device *phydev)
  693. {
  694. return ARRAY_SIZE(kszphy_hw_stats);
  695. }
  696. static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
  697. {
  698. int i;
  699. for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
  700. strlcpy(data + i * ETH_GSTRING_LEN,
  701. kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
  702. }
  703. }
  704. static u64 kszphy_get_stat(struct phy_device *phydev, int i)
  705. {
  706. struct kszphy_hw_stat stat = kszphy_hw_stats[i];
  707. struct kszphy_priv *priv = phydev->priv;
  708. int val;
  709. u64 ret;
  710. val = phy_read(phydev, stat.reg);
  711. if (val < 0) {
  712. ret = U64_MAX;
  713. } else {
  714. val = val & ((1 << stat.bits) - 1);
  715. priv->stats[i] += val;
  716. ret = priv->stats[i];
  717. }
  718. return ret;
  719. }
  720. static void kszphy_get_stats(struct phy_device *phydev,
  721. struct ethtool_stats *stats, u64 *data)
  722. {
  723. int i;
  724. for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
  725. data[i] = kszphy_get_stat(phydev, i);
  726. }
  727. static int kszphy_suspend(struct phy_device *phydev)
  728. {
  729. /* Disable PHY Interrupts */
  730. if (phy_interrupt_is_valid(phydev)) {
  731. phydev->interrupts = PHY_INTERRUPT_DISABLED;
  732. if (phydev->drv->config_intr)
  733. phydev->drv->config_intr(phydev);
  734. }
  735. return genphy_suspend(phydev);
  736. }
  737. static int kszphy_resume(struct phy_device *phydev)
  738. {
  739. int ret;
  740. genphy_resume(phydev);
  741. /* After switching from power-down to normal mode, an internal global
  742. * reset is automatically generated. Wait a minimum of 1 ms before
  743. * read/write access to the PHY registers.
  744. */
  745. usleep_range(1000, 2000);
  746. ret = kszphy_config_reset(phydev);
  747. if (ret)
  748. return ret;
  749. /* Enable PHY Interrupts */
  750. if (phy_interrupt_is_valid(phydev)) {
  751. phydev->interrupts = PHY_INTERRUPT_ENABLED;
  752. if (phydev->drv->config_intr)
  753. phydev->drv->config_intr(phydev);
  754. }
  755. return 0;
  756. }
  757. static int kszphy_probe(struct phy_device *phydev)
  758. {
  759. const struct kszphy_type *type = phydev->drv->driver_data;
  760. const struct device_node *np = phydev->mdio.dev.of_node;
  761. struct kszphy_priv *priv;
  762. struct clk *clk;
  763. int ret;
  764. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  765. if (!priv)
  766. return -ENOMEM;
  767. phydev->priv = priv;
  768. priv->type = type;
  769. if (type->led_mode_reg) {
  770. ret = of_property_read_u32(np, "micrel,led-mode",
  771. &priv->led_mode);
  772. if (ret)
  773. priv->led_mode = -1;
  774. if (priv->led_mode > 3) {
  775. phydev_err(phydev, "invalid led mode: 0x%02x\n",
  776. priv->led_mode);
  777. priv->led_mode = -1;
  778. }
  779. } else {
  780. priv->led_mode = -1;
  781. }
  782. clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
  783. /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
  784. if (!IS_ERR_OR_NULL(clk)) {
  785. unsigned long rate = clk_get_rate(clk);
  786. bool rmii_ref_clk_sel_25_mhz;
  787. priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
  788. rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
  789. "micrel,rmii-reference-clock-select-25-mhz");
  790. if (rate > 24500000 && rate < 25500000) {
  791. priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
  792. } else if (rate > 49500000 && rate < 50500000) {
  793. priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
  794. } else {
  795. phydev_err(phydev, "Clock rate out of range: %ld\n",
  796. rate);
  797. return -EINVAL;
  798. }
  799. }
  800. /* Support legacy board-file configuration */
  801. if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
  802. priv->rmii_ref_clk_sel = true;
  803. priv->rmii_ref_clk_sel_val = true;
  804. }
  805. return 0;
  806. }
  807. static struct phy_driver ksphy_driver[] = {
  808. {
  809. .phy_id = PHY_ID_KS8737,
  810. .phy_id_mask = MICREL_PHY_ID_MASK,
  811. .name = "Micrel KS8737",
  812. /* PHY_BASIC_FEATURES */
  813. .driver_data = &ks8737_type,
  814. .config_init = kszphy_config_init,
  815. .ack_interrupt = kszphy_ack_interrupt,
  816. .config_intr = kszphy_config_intr,
  817. .suspend = genphy_suspend,
  818. .resume = genphy_resume,
  819. }, {
  820. .phy_id = PHY_ID_KSZ8021,
  821. .phy_id_mask = 0x00ffffff,
  822. .name = "Micrel KSZ8021 or KSZ8031",
  823. /* PHY_BASIC_FEATURES */
  824. .driver_data = &ksz8021_type,
  825. .probe = kszphy_probe,
  826. .config_init = kszphy_config_init,
  827. .ack_interrupt = kszphy_ack_interrupt,
  828. .config_intr = kszphy_config_intr,
  829. .get_sset_count = kszphy_get_sset_count,
  830. .get_strings = kszphy_get_strings,
  831. .get_stats = kszphy_get_stats,
  832. .suspend = genphy_suspend,
  833. .resume = genphy_resume,
  834. }, {
  835. .phy_id = PHY_ID_KSZ8031,
  836. .phy_id_mask = 0x00ffffff,
  837. .name = "Micrel KSZ8031",
  838. /* PHY_BASIC_FEATURES */
  839. .driver_data = &ksz8021_type,
  840. .probe = kszphy_probe,
  841. .config_init = kszphy_config_init,
  842. .ack_interrupt = kszphy_ack_interrupt,
  843. .config_intr = kszphy_config_intr,
  844. .get_sset_count = kszphy_get_sset_count,
  845. .get_strings = kszphy_get_strings,
  846. .get_stats = kszphy_get_stats,
  847. .suspend = genphy_suspend,
  848. .resume = genphy_resume,
  849. }, {
  850. .phy_id = PHY_ID_KSZ8041,
  851. .phy_id_mask = MICREL_PHY_ID_MASK,
  852. .name = "Micrel KSZ8041",
  853. /* PHY_BASIC_FEATURES */
  854. .driver_data = &ksz8041_type,
  855. .probe = kszphy_probe,
  856. .config_init = ksz8041_config_init,
  857. .config_aneg = ksz8041_config_aneg,
  858. .ack_interrupt = kszphy_ack_interrupt,
  859. .config_intr = kszphy_config_intr,
  860. .get_sset_count = kszphy_get_sset_count,
  861. .get_strings = kszphy_get_strings,
  862. .get_stats = kszphy_get_stats,
  863. .suspend = genphy_suspend,
  864. .resume = genphy_resume,
  865. }, {
  866. .phy_id = PHY_ID_KSZ8041RNLI,
  867. .phy_id_mask = MICREL_PHY_ID_MASK,
  868. .name = "Micrel KSZ8041RNLI",
  869. /* PHY_BASIC_FEATURES */
  870. .driver_data = &ksz8041_type,
  871. .probe = kszphy_probe,
  872. .config_init = kszphy_config_init,
  873. .ack_interrupt = kszphy_ack_interrupt,
  874. .config_intr = kszphy_config_intr,
  875. .get_sset_count = kszphy_get_sset_count,
  876. .get_strings = kszphy_get_strings,
  877. .get_stats = kszphy_get_stats,
  878. .suspend = genphy_suspend,
  879. .resume = genphy_resume,
  880. }, {
  881. .name = "Micrel KSZ8051",
  882. /* PHY_BASIC_FEATURES */
  883. .driver_data = &ksz8051_type,
  884. .probe = kszphy_probe,
  885. .config_init = kszphy_config_init,
  886. .ack_interrupt = kszphy_ack_interrupt,
  887. .config_intr = kszphy_config_intr,
  888. .get_sset_count = kszphy_get_sset_count,
  889. .get_strings = kszphy_get_strings,
  890. .get_stats = kszphy_get_stats,
  891. .match_phy_device = ksz8051_match_phy_device,
  892. .suspend = genphy_suspend,
  893. .resume = genphy_resume,
  894. }, {
  895. .phy_id = PHY_ID_KSZ8001,
  896. .name = "Micrel KSZ8001 or KS8721",
  897. .phy_id_mask = 0x00fffffc,
  898. /* PHY_BASIC_FEATURES */
  899. .driver_data = &ksz8041_type,
  900. .probe = kszphy_probe,
  901. .config_init = kszphy_config_init,
  902. .ack_interrupt = kszphy_ack_interrupt,
  903. .config_intr = kszphy_config_intr,
  904. .get_sset_count = kszphy_get_sset_count,
  905. .get_strings = kszphy_get_strings,
  906. .get_stats = kszphy_get_stats,
  907. .suspend = genphy_suspend,
  908. .resume = genphy_resume,
  909. }, {
  910. .phy_id = PHY_ID_KSZ8081,
  911. .name = "Micrel KSZ8081 or KSZ8091",
  912. .phy_id_mask = MICREL_PHY_ID_MASK,
  913. /* PHY_BASIC_FEATURES */
  914. .driver_data = &ksz8081_type,
  915. .probe = kszphy_probe,
  916. .config_init = ksz8081_config_init,
  917. .ack_interrupt = kszphy_ack_interrupt,
  918. .config_intr = kszphy_config_intr,
  919. .get_sset_count = kszphy_get_sset_count,
  920. .get_strings = kszphy_get_strings,
  921. .get_stats = kszphy_get_stats,
  922. .suspend = kszphy_suspend,
  923. .resume = kszphy_resume,
  924. }, {
  925. .phy_id = PHY_ID_KSZ8061,
  926. .name = "Micrel KSZ8061",
  927. .phy_id_mask = MICREL_PHY_ID_MASK,
  928. /* PHY_BASIC_FEATURES */
  929. .config_init = ksz8061_config_init,
  930. .ack_interrupt = kszphy_ack_interrupt,
  931. .config_intr = kszphy_config_intr,
  932. .suspend = genphy_suspend,
  933. .resume = genphy_resume,
  934. }, {
  935. .phy_id = PHY_ID_KSZ9021,
  936. .phy_id_mask = 0x000ffffe,
  937. .name = "Micrel KSZ9021 Gigabit PHY",
  938. /* PHY_GBIT_FEATURES */
  939. .driver_data = &ksz9021_type,
  940. .probe = kszphy_probe,
  941. .get_features = ksz9031_get_features,
  942. .config_init = ksz9021_config_init,
  943. .ack_interrupt = kszphy_ack_interrupt,
  944. .config_intr = kszphy_config_intr,
  945. .get_sset_count = kszphy_get_sset_count,
  946. .get_strings = kszphy_get_strings,
  947. .get_stats = kszphy_get_stats,
  948. .suspend = genphy_suspend,
  949. .resume = genphy_resume,
  950. .read_mmd = genphy_read_mmd_unsupported,
  951. .write_mmd = genphy_write_mmd_unsupported,
  952. }, {
  953. .phy_id = PHY_ID_KSZ9031,
  954. .phy_id_mask = MICREL_PHY_ID_MASK,
  955. .name = "Micrel KSZ9031 Gigabit PHY",
  956. .driver_data = &ksz9021_type,
  957. .probe = kszphy_probe,
  958. .get_features = ksz9031_get_features,
  959. .config_init = ksz9031_config_init,
  960. .soft_reset = genphy_soft_reset,
  961. .read_status = ksz9031_read_status,
  962. .ack_interrupt = kszphy_ack_interrupt,
  963. .config_intr = kszphy_config_intr,
  964. .get_sset_count = kszphy_get_sset_count,
  965. .get_strings = kszphy_get_strings,
  966. .get_stats = kszphy_get_stats,
  967. .suspend = genphy_suspend,
  968. .resume = kszphy_resume,
  969. }, {
  970. .phy_id = PHY_ID_KSZ9131,
  971. .phy_id_mask = MICREL_PHY_ID_MASK,
  972. .name = "Microchip KSZ9131 Gigabit PHY",
  973. /* PHY_GBIT_FEATURES */
  974. .driver_data = &ksz9021_type,
  975. .probe = kszphy_probe,
  976. .config_init = ksz9131_config_init,
  977. .read_status = genphy_read_status,
  978. .ack_interrupt = kszphy_ack_interrupt,
  979. .config_intr = kszphy_config_intr,
  980. .get_sset_count = kszphy_get_sset_count,
  981. .get_strings = kszphy_get_strings,
  982. .get_stats = kszphy_get_stats,
  983. .suspend = genphy_suspend,
  984. .resume = kszphy_resume,
  985. }, {
  986. .phy_id = PHY_ID_KSZ8873MLL,
  987. .phy_id_mask = MICREL_PHY_ID_MASK,
  988. .name = "Micrel KSZ8873MLL Switch",
  989. /* PHY_BASIC_FEATURES */
  990. .config_init = kszphy_config_init,
  991. .config_aneg = ksz8873mll_config_aneg,
  992. .read_status = ksz8873mll_read_status,
  993. .suspend = genphy_suspend,
  994. .resume = genphy_resume,
  995. }, {
  996. .phy_id = PHY_ID_KSZ886X,
  997. .phy_id_mask = MICREL_PHY_ID_MASK,
  998. .name = "Micrel KSZ886X Switch",
  999. /* PHY_BASIC_FEATURES */
  1000. .config_init = kszphy_config_init,
  1001. .suspend = genphy_suspend,
  1002. .resume = genphy_resume,
  1003. }, {
  1004. .name = "Micrel KSZ87XX Switch",
  1005. /* PHY_BASIC_FEATURES */
  1006. .config_init = kszphy_config_init,
  1007. .match_phy_device = ksz8795_match_phy_device,
  1008. .suspend = genphy_suspend,
  1009. .resume = genphy_resume,
  1010. }, {
  1011. .phy_id = PHY_ID_KSZ9477,
  1012. .phy_id_mask = MICREL_PHY_ID_MASK,
  1013. .name = "Microchip KSZ9477",
  1014. /* PHY_GBIT_FEATURES */
  1015. .config_init = kszphy_config_init,
  1016. .suspend = genphy_suspend,
  1017. .resume = genphy_resume,
  1018. } };
  1019. module_phy_driver(ksphy_driver);
  1020. MODULE_DESCRIPTION("Micrel PHY driver");
  1021. MODULE_AUTHOR("David J. Choi");
  1022. MODULE_LICENSE("GPL");
  1023. static struct mdio_device_id __maybe_unused micrel_tbl[] = {
  1024. { PHY_ID_KSZ9021, 0x000ffffe },
  1025. { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
  1026. { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK },
  1027. { PHY_ID_KSZ8001, 0x00fffffc },
  1028. { PHY_ID_KS8737, MICREL_PHY_ID_MASK },
  1029. { PHY_ID_KSZ8021, 0x00ffffff },
  1030. { PHY_ID_KSZ8031, 0x00ffffff },
  1031. { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
  1032. { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
  1033. { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
  1034. { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
  1035. { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
  1036. { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
  1037. { }
  1038. };
  1039. MODULE_DEVICE_TABLE(mdio, micrel_tbl);