mdio-cavium.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2009-2016 Cavium, Inc.
  4. */
  5. enum cavium_mdiobus_mode {
  6. UNINIT = 0,
  7. C22,
  8. C45
  9. };
  10. #define SMI_CMD 0x0
  11. #define SMI_WR_DAT 0x8
  12. #define SMI_RD_DAT 0x10
  13. #define SMI_CLK 0x18
  14. #define SMI_EN 0x20
  15. #ifdef __BIG_ENDIAN_BITFIELD
  16. #define OCT_MDIO_BITFIELD_FIELD(field, more) \
  17. field; \
  18. more
  19. #else
  20. #define OCT_MDIO_BITFIELD_FIELD(field, more) \
  21. more \
  22. field;
  23. #endif
  24. union cvmx_smix_clk {
  25. u64 u64;
  26. struct cvmx_smix_clk_s {
  27. OCT_MDIO_BITFIELD_FIELD(u64 reserved_25_63:39,
  28. OCT_MDIO_BITFIELD_FIELD(u64 mode:1,
  29. OCT_MDIO_BITFIELD_FIELD(u64 reserved_21_23:3,
  30. OCT_MDIO_BITFIELD_FIELD(u64 sample_hi:5,
  31. OCT_MDIO_BITFIELD_FIELD(u64 sample_mode:1,
  32. OCT_MDIO_BITFIELD_FIELD(u64 reserved_14_14:1,
  33. OCT_MDIO_BITFIELD_FIELD(u64 clk_idle:1,
  34. OCT_MDIO_BITFIELD_FIELD(u64 preamble:1,
  35. OCT_MDIO_BITFIELD_FIELD(u64 sample:4,
  36. OCT_MDIO_BITFIELD_FIELD(u64 phase:8,
  37. ;))))))))))
  38. } s;
  39. };
  40. union cvmx_smix_cmd {
  41. u64 u64;
  42. struct cvmx_smix_cmd_s {
  43. OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
  44. OCT_MDIO_BITFIELD_FIELD(u64 phy_op:2,
  45. OCT_MDIO_BITFIELD_FIELD(u64 reserved_13_15:3,
  46. OCT_MDIO_BITFIELD_FIELD(u64 phy_adr:5,
  47. OCT_MDIO_BITFIELD_FIELD(u64 reserved_5_7:3,
  48. OCT_MDIO_BITFIELD_FIELD(u64 reg_adr:5,
  49. ;))))))
  50. } s;
  51. };
  52. union cvmx_smix_en {
  53. u64 u64;
  54. struct cvmx_smix_en_s {
  55. OCT_MDIO_BITFIELD_FIELD(u64 reserved_1_63:63,
  56. OCT_MDIO_BITFIELD_FIELD(u64 en:1,
  57. ;))
  58. } s;
  59. };
  60. union cvmx_smix_rd_dat {
  61. u64 u64;
  62. struct cvmx_smix_rd_dat_s {
  63. OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
  64. OCT_MDIO_BITFIELD_FIELD(u64 pending:1,
  65. OCT_MDIO_BITFIELD_FIELD(u64 val:1,
  66. OCT_MDIO_BITFIELD_FIELD(u64 dat:16,
  67. ;))))
  68. } s;
  69. };
  70. union cvmx_smix_wr_dat {
  71. u64 u64;
  72. struct cvmx_smix_wr_dat_s {
  73. OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
  74. OCT_MDIO_BITFIELD_FIELD(u64 pending:1,
  75. OCT_MDIO_BITFIELD_FIELD(u64 val:1,
  76. OCT_MDIO_BITFIELD_FIELD(u64 dat:16,
  77. ;))))
  78. } s;
  79. };
  80. struct cavium_mdiobus {
  81. struct mii_bus *mii_bus;
  82. u64 register_base;
  83. enum cavium_mdiobus_mode mode;
  84. };
  85. #ifdef CONFIG_CAVIUM_OCTEON_SOC
  86. #include <asm/octeon/octeon.h>
  87. static inline void oct_mdio_writeq(u64 val, u64 addr)
  88. {
  89. cvmx_write_csr(addr, val);
  90. }
  91. static inline u64 oct_mdio_readq(u64 addr)
  92. {
  93. return cvmx_read_csr(addr);
  94. }
  95. #else
  96. #include <linux/io-64-nonatomic-lo-hi.h>
  97. #define oct_mdio_writeq(val, addr) writeq(val, (void *)addr)
  98. #define oct_mdio_readq(addr) readq((void *)addr)
  99. #endif
  100. int cavium_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum);
  101. int cavium_mdiobus_write(struct mii_bus *bus, int phy_id, int regnum, u16 val);