marvell10g.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Marvell 10G 88x3310 PHY driver
  4. *
  5. * Based upon the ID registers, this PHY appears to be a mixture of IPs
  6. * from two different companies.
  7. *
  8. * There appears to be several different data paths through the PHY which
  9. * are automatically managed by the PHY. The following has been determined
  10. * via observation and experimentation for a setup using single-lane Serdes:
  11. *
  12. * SGMII PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for <= 1G)
  13. * 10GBASE-KR PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for 10G)
  14. * 10GBASE-KR PHYXS -- BASE-R PCS -- Fiber
  15. *
  16. * With XAUI, observation shows:
  17. *
  18. * XAUI PHYXS -- <appropriate PCS as above>
  19. *
  20. * and no switching of the host interface mode occurs.
  21. *
  22. * If both the fiber and copper ports are connected, the first to gain
  23. * link takes priority and the other port is completely locked out.
  24. */
  25. #include <linux/ctype.h>
  26. #include <linux/hwmon.h>
  27. #include <linux/marvell_phy.h>
  28. #include <linux/phy.h>
  29. #define MV_PHY_ALASKA_NBT_QUIRK_MASK 0xfffffffe
  30. #define MV_PHY_ALASKA_NBT_QUIRK_REV (MARVELL_PHY_ID_88X3310 | 0xa)
  31. enum {
  32. MV_PMA_BOOT = 0xc050,
  33. MV_PMA_BOOT_FATAL = BIT(0),
  34. MV_PCS_BASE_T = 0x0000,
  35. MV_PCS_BASE_R = 0x1000,
  36. MV_PCS_1000BASEX = 0x2000,
  37. MV_PCS_PAIRSWAP = 0x8182,
  38. MV_PCS_PAIRSWAP_MASK = 0x0003,
  39. MV_PCS_PAIRSWAP_AB = 0x0002,
  40. MV_PCS_PAIRSWAP_NONE = 0x0003,
  41. /* These registers appear at 0x800X and 0xa00X - the 0xa00X control
  42. * registers appear to set themselves to the 0x800X when AN is
  43. * restarted, but status registers appear readable from either.
  44. */
  45. MV_AN_CTRL1000 = 0x8000, /* 1000base-T control register */
  46. MV_AN_STAT1000 = 0x8001, /* 1000base-T status register */
  47. /* Vendor2 MMD registers */
  48. MV_V2_PORT_CTRL = 0xf001,
  49. MV_V2_PORT_CTRL_PWRDOWN = 0x0800,
  50. MV_V2_TEMP_CTRL = 0xf08a,
  51. MV_V2_TEMP_CTRL_MASK = 0xc000,
  52. MV_V2_TEMP_CTRL_SAMPLE = 0x0000,
  53. MV_V2_TEMP_CTRL_DISABLE = 0xc000,
  54. MV_V2_TEMP = 0xf08c,
  55. MV_V2_TEMP_UNKNOWN = 0x9600, /* unknown function */
  56. };
  57. struct mv3310_priv {
  58. struct device *hwmon_dev;
  59. char *hwmon_name;
  60. };
  61. #ifdef CONFIG_HWMON
  62. static umode_t mv3310_hwmon_is_visible(const void *data,
  63. enum hwmon_sensor_types type,
  64. u32 attr, int channel)
  65. {
  66. if (type == hwmon_chip && attr == hwmon_chip_update_interval)
  67. return 0444;
  68. if (type == hwmon_temp && attr == hwmon_temp_input)
  69. return 0444;
  70. return 0;
  71. }
  72. static int mv3310_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
  73. u32 attr, int channel, long *value)
  74. {
  75. struct phy_device *phydev = dev_get_drvdata(dev);
  76. int temp;
  77. if (type == hwmon_chip && attr == hwmon_chip_update_interval) {
  78. *value = MSEC_PER_SEC;
  79. return 0;
  80. }
  81. if (type == hwmon_temp && attr == hwmon_temp_input) {
  82. temp = phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP);
  83. if (temp < 0)
  84. return temp;
  85. *value = ((temp & 0xff) - 75) * 1000;
  86. return 0;
  87. }
  88. return -EOPNOTSUPP;
  89. }
  90. static const struct hwmon_ops mv3310_hwmon_ops = {
  91. .is_visible = mv3310_hwmon_is_visible,
  92. .read = mv3310_hwmon_read,
  93. };
  94. static u32 mv3310_hwmon_chip_config[] = {
  95. HWMON_C_REGISTER_TZ | HWMON_C_UPDATE_INTERVAL,
  96. 0,
  97. };
  98. static const struct hwmon_channel_info mv3310_hwmon_chip = {
  99. .type = hwmon_chip,
  100. .config = mv3310_hwmon_chip_config,
  101. };
  102. static u32 mv3310_hwmon_temp_config[] = {
  103. HWMON_T_INPUT,
  104. 0,
  105. };
  106. static const struct hwmon_channel_info mv3310_hwmon_temp = {
  107. .type = hwmon_temp,
  108. .config = mv3310_hwmon_temp_config,
  109. };
  110. static const struct hwmon_channel_info *mv3310_hwmon_info[] = {
  111. &mv3310_hwmon_chip,
  112. &mv3310_hwmon_temp,
  113. NULL,
  114. };
  115. static const struct hwmon_chip_info mv3310_hwmon_chip_info = {
  116. .ops = &mv3310_hwmon_ops,
  117. .info = mv3310_hwmon_info,
  118. };
  119. static int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
  120. {
  121. u16 val;
  122. int ret;
  123. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP,
  124. MV_V2_TEMP_UNKNOWN);
  125. if (ret < 0)
  126. return ret;
  127. val = enable ? MV_V2_TEMP_CTRL_SAMPLE : MV_V2_TEMP_CTRL_DISABLE;
  128. return phy_modify_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP_CTRL,
  129. MV_V2_TEMP_CTRL_MASK, val);
  130. }
  131. static void mv3310_hwmon_disable(void *data)
  132. {
  133. struct phy_device *phydev = data;
  134. mv3310_hwmon_config(phydev, false);
  135. }
  136. static int mv3310_hwmon_probe(struct phy_device *phydev)
  137. {
  138. struct device *dev = &phydev->mdio.dev;
  139. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  140. int i, j, ret;
  141. priv->hwmon_name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  142. if (!priv->hwmon_name)
  143. return -ENODEV;
  144. for (i = j = 0; priv->hwmon_name[i]; i++) {
  145. if (isalnum(priv->hwmon_name[i])) {
  146. if (i != j)
  147. priv->hwmon_name[j] = priv->hwmon_name[i];
  148. j++;
  149. }
  150. }
  151. priv->hwmon_name[j] = '\0';
  152. ret = mv3310_hwmon_config(phydev, true);
  153. if (ret)
  154. return ret;
  155. ret = devm_add_action_or_reset(dev, mv3310_hwmon_disable, phydev);
  156. if (ret)
  157. return ret;
  158. priv->hwmon_dev = devm_hwmon_device_register_with_info(dev,
  159. priv->hwmon_name, phydev,
  160. &mv3310_hwmon_chip_info, NULL);
  161. return PTR_ERR_OR_ZERO(priv->hwmon_dev);
  162. }
  163. #else
  164. static inline int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
  165. {
  166. return 0;
  167. }
  168. static int mv3310_hwmon_probe(struct phy_device *phydev)
  169. {
  170. return 0;
  171. }
  172. #endif
  173. static int mv3310_probe(struct phy_device *phydev)
  174. {
  175. struct mv3310_priv *priv;
  176. u32 mmd_mask = MDIO_DEVS_PMAPMD | MDIO_DEVS_AN;
  177. int ret;
  178. if (!phydev->is_c45 ||
  179. (phydev->c45_ids.devices_in_package & mmd_mask) != mmd_mask)
  180. return -ENODEV;
  181. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_BOOT);
  182. if (ret < 0)
  183. return ret;
  184. if (ret & MV_PMA_BOOT_FATAL) {
  185. dev_warn(&phydev->mdio.dev,
  186. "PHY failed to boot firmware, status=%04x\n", ret);
  187. return -ENODEV;
  188. }
  189. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  190. if (!priv)
  191. return -ENOMEM;
  192. dev_set_drvdata(&phydev->mdio.dev, priv);
  193. ret = mv3310_hwmon_probe(phydev);
  194. if (ret)
  195. return ret;
  196. return 0;
  197. }
  198. static int mv3310_suspend(struct phy_device *phydev)
  199. {
  200. return phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  201. MV_V2_PORT_CTRL_PWRDOWN);
  202. }
  203. static int mv3310_resume(struct phy_device *phydev)
  204. {
  205. int ret;
  206. ret = phy_clear_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  207. MV_V2_PORT_CTRL_PWRDOWN);
  208. if (ret)
  209. return ret;
  210. return mv3310_hwmon_config(phydev, true);
  211. }
  212. /* Some PHYs in the Alaska family such as the 88X3310 and the 88E2010
  213. * don't set bit 14 in PMA Extended Abilities (1.11), although they do
  214. * support 2.5GBASET and 5GBASET. For these models, we can still read their
  215. * 2.5G/5G extended abilities register (1.21). We detect these models based on
  216. * the PMA device identifier, with a mask matching models known to have this
  217. * issue
  218. */
  219. static bool mv3310_has_pma_ngbaset_quirk(struct phy_device *phydev)
  220. {
  221. if (!(phydev->c45_ids.devices_in_package & MDIO_DEVS_PMAPMD))
  222. return false;
  223. /* Only some revisions of the 88X3310 family PMA seem to be impacted */
  224. return (phydev->c45_ids.device_ids[MDIO_MMD_PMAPMD] &
  225. MV_PHY_ALASKA_NBT_QUIRK_MASK) == MV_PHY_ALASKA_NBT_QUIRK_REV;
  226. }
  227. static int mv3310_config_init(struct phy_device *phydev)
  228. {
  229. /* Check that the PHY interface type is compatible */
  230. if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  231. phydev->interface != PHY_INTERFACE_MODE_2500BASEX &&
  232. phydev->interface != PHY_INTERFACE_MODE_XAUI &&
  233. phydev->interface != PHY_INTERFACE_MODE_RXAUI &&
  234. phydev->interface != PHY_INTERFACE_MODE_10GKR)
  235. return -ENODEV;
  236. return 0;
  237. }
  238. static int mv3310_get_features(struct phy_device *phydev)
  239. {
  240. int ret, val;
  241. ret = genphy_c45_pma_read_abilities(phydev);
  242. if (ret)
  243. return ret;
  244. if (mv3310_has_pma_ngbaset_quirk(phydev)) {
  245. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
  246. MDIO_PMA_NG_EXTABLE);
  247. if (val < 0)
  248. return val;
  249. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  250. phydev->supported,
  251. val & MDIO_PMA_NG_EXTABLE_2_5GBT);
  252. linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  253. phydev->supported,
  254. val & MDIO_PMA_NG_EXTABLE_5GBT);
  255. }
  256. return 0;
  257. }
  258. static int mv3310_config_aneg(struct phy_device *phydev)
  259. {
  260. bool changed = false;
  261. u16 reg;
  262. int ret;
  263. /* We don't support manual MDI control */
  264. phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
  265. if (phydev->autoneg == AUTONEG_DISABLE)
  266. return genphy_c45_pma_setup_forced(phydev);
  267. ret = genphy_c45_an_config_aneg(phydev);
  268. if (ret < 0)
  269. return ret;
  270. if (ret > 0)
  271. changed = true;
  272. /* Clause 45 has no standardized support for 1000BaseT, therefore
  273. * use vendor registers for this mode.
  274. */
  275. reg = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
  276. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MV_AN_CTRL1000,
  277. ADVERTISE_1000FULL | ADVERTISE_1000HALF, reg);
  278. if (ret < 0)
  279. return ret;
  280. if (ret > 0)
  281. changed = true;
  282. return genphy_c45_check_and_restart_aneg(phydev, changed);
  283. }
  284. static int mv3310_aneg_done(struct phy_device *phydev)
  285. {
  286. int val;
  287. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
  288. if (val < 0)
  289. return val;
  290. if (val & MDIO_STAT1_LSTATUS)
  291. return 1;
  292. return genphy_c45_aneg_done(phydev);
  293. }
  294. static void mv3310_update_interface(struct phy_device *phydev)
  295. {
  296. if ((phydev->interface == PHY_INTERFACE_MODE_SGMII ||
  297. phydev->interface == PHY_INTERFACE_MODE_2500BASEX ||
  298. phydev->interface == PHY_INTERFACE_MODE_10GKR) && phydev->link) {
  299. /* The PHY automatically switches its serdes interface (and
  300. * active PHYXS instance) between Cisco SGMII, 10GBase-KR and
  301. * 2500BaseX modes according to the speed. Florian suggests
  302. * setting phydev->interface to communicate this to the MAC.
  303. * Only do this if we are already in one of the above modes.
  304. */
  305. switch (phydev->speed) {
  306. case SPEED_10000:
  307. phydev->interface = PHY_INTERFACE_MODE_10GKR;
  308. break;
  309. case SPEED_2500:
  310. phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
  311. break;
  312. case SPEED_1000:
  313. case SPEED_100:
  314. case SPEED_10:
  315. phydev->interface = PHY_INTERFACE_MODE_SGMII;
  316. break;
  317. default:
  318. break;
  319. }
  320. }
  321. }
  322. /* 10GBASE-ER,LR,LRM,SR do not support autonegotiation. */
  323. static int mv3310_read_10gbr_status(struct phy_device *phydev)
  324. {
  325. phydev->link = 1;
  326. phydev->speed = SPEED_10000;
  327. phydev->duplex = DUPLEX_FULL;
  328. mv3310_update_interface(phydev);
  329. return 0;
  330. }
  331. static int mv3310_read_status(struct phy_device *phydev)
  332. {
  333. int val;
  334. phydev->speed = SPEED_UNKNOWN;
  335. phydev->duplex = DUPLEX_UNKNOWN;
  336. linkmode_zero(phydev->lp_advertising);
  337. phydev->link = 0;
  338. phydev->pause = 0;
  339. phydev->asym_pause = 0;
  340. phydev->mdix = 0;
  341. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
  342. if (val < 0)
  343. return val;
  344. if (val & MDIO_STAT1_LSTATUS)
  345. return mv3310_read_10gbr_status(phydev);
  346. val = genphy_c45_read_link(phydev);
  347. if (val < 0)
  348. return val;
  349. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
  350. if (val < 0)
  351. return val;
  352. if (val & MDIO_AN_STAT1_COMPLETE) {
  353. val = genphy_c45_read_lpa(phydev);
  354. if (val < 0)
  355. return val;
  356. /* Read the link partner's 1G advertisement */
  357. val = phy_read_mmd(phydev, MDIO_MMD_AN, MV_AN_STAT1000);
  358. if (val < 0)
  359. return val;
  360. mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, val);
  361. if (phydev->autoneg == AUTONEG_ENABLE)
  362. phy_resolve_aneg_linkmode(phydev);
  363. }
  364. if (phydev->autoneg != AUTONEG_ENABLE) {
  365. val = genphy_c45_read_pma(phydev);
  366. if (val < 0)
  367. return val;
  368. }
  369. if (phydev->speed == SPEED_10000) {
  370. val = genphy_c45_read_mdix(phydev);
  371. if (val < 0)
  372. return val;
  373. } else {
  374. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_PAIRSWAP);
  375. if (val < 0)
  376. return val;
  377. switch (val & MV_PCS_PAIRSWAP_MASK) {
  378. case MV_PCS_PAIRSWAP_AB:
  379. phydev->mdix = ETH_TP_MDI_X;
  380. break;
  381. case MV_PCS_PAIRSWAP_NONE:
  382. phydev->mdix = ETH_TP_MDI;
  383. break;
  384. default:
  385. phydev->mdix = ETH_TP_MDI_INVALID;
  386. break;
  387. }
  388. }
  389. mv3310_update_interface(phydev);
  390. return 0;
  391. }
  392. static struct phy_driver mv3310_drivers[] = {
  393. {
  394. .phy_id = MARVELL_PHY_ID_88X3310,
  395. .phy_id_mask = MARVELL_PHY_ID_MASK,
  396. .name = "mv88x3310",
  397. .get_features = mv3310_get_features,
  398. .soft_reset = genphy_no_soft_reset,
  399. .config_init = mv3310_config_init,
  400. .probe = mv3310_probe,
  401. .suspend = mv3310_suspend,
  402. .resume = mv3310_resume,
  403. .config_aneg = mv3310_config_aneg,
  404. .aneg_done = mv3310_aneg_done,
  405. .read_status = mv3310_read_status,
  406. },
  407. {
  408. .phy_id = MARVELL_PHY_ID_88E2110,
  409. .phy_id_mask = MARVELL_PHY_ID_MASK,
  410. .name = "mv88x2110",
  411. .probe = mv3310_probe,
  412. .suspend = mv3310_suspend,
  413. .resume = mv3310_resume,
  414. .soft_reset = genphy_no_soft_reset,
  415. .config_init = mv3310_config_init,
  416. .config_aneg = mv3310_config_aneg,
  417. .aneg_done = mv3310_aneg_done,
  418. .read_status = mv3310_read_status,
  419. },
  420. };
  421. module_phy_driver(mv3310_drivers);
  422. static struct mdio_device_id __maybe_unused mv3310_tbl[] = {
  423. { MARVELL_PHY_ID_88X3310, MARVELL_PHY_ID_MASK },
  424. { MARVELL_PHY_ID_88E2110, MARVELL_PHY_ID_MASK },
  425. { },
  426. };
  427. MODULE_DEVICE_TABLE(mdio, mv3310_tbl);
  428. MODULE_DESCRIPTION("Marvell Alaska X 10Gigabit Ethernet PHY driver (MV88X3310)");
  429. MODULE_LICENSE("GPL");