intel-xway.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Daniel Schwierzeck <daniel.schwierzeck@googlemail.com>
  4. * Copyright (C) 2016 Hauke Mehrtens <hauke@hauke-m.de>
  5. */
  6. #include <linux/mdio.h>
  7. #include <linux/module.h>
  8. #include <linux/phy.h>
  9. #include <linux/of.h>
  10. #define XWAY_MDIO_IMASK 0x19 /* interrupt mask */
  11. #define XWAY_MDIO_ISTAT 0x1A /* interrupt status */
  12. #define XWAY_MDIO_LED 0x1B /* led control */
  13. /* bit 15:12 are reserved */
  14. #define XWAY_MDIO_LED_LED3_EN BIT(11) /* Enable the integrated function of LED3 */
  15. #define XWAY_MDIO_LED_LED2_EN BIT(10) /* Enable the integrated function of LED2 */
  16. #define XWAY_MDIO_LED_LED1_EN BIT(9) /* Enable the integrated function of LED1 */
  17. #define XWAY_MDIO_LED_LED0_EN BIT(8) /* Enable the integrated function of LED0 */
  18. /* bit 7:4 are reserved */
  19. #define XWAY_MDIO_LED_LED3_DA BIT(3) /* Direct Access to LED3 */
  20. #define XWAY_MDIO_LED_LED2_DA BIT(2) /* Direct Access to LED2 */
  21. #define XWAY_MDIO_LED_LED1_DA BIT(1) /* Direct Access to LED1 */
  22. #define XWAY_MDIO_LED_LED0_DA BIT(0) /* Direct Access to LED0 */
  23. #define XWAY_MDIO_INIT_WOL BIT(15) /* Wake-On-LAN */
  24. #define XWAY_MDIO_INIT_MSRE BIT(14)
  25. #define XWAY_MDIO_INIT_NPRX BIT(13)
  26. #define XWAY_MDIO_INIT_NPTX BIT(12)
  27. #define XWAY_MDIO_INIT_ANE BIT(11) /* Auto-Neg error */
  28. #define XWAY_MDIO_INIT_ANC BIT(10) /* Auto-Neg complete */
  29. #define XWAY_MDIO_INIT_ADSC BIT(5) /* Link auto-downspeed detect */
  30. #define XWAY_MDIO_INIT_MPIPC BIT(4)
  31. #define XWAY_MDIO_INIT_MDIXC BIT(3)
  32. #define XWAY_MDIO_INIT_DXMC BIT(2) /* Duplex mode change */
  33. #define XWAY_MDIO_INIT_LSPC BIT(1) /* Link speed change */
  34. #define XWAY_MDIO_INIT_LSTC BIT(0) /* Link state change */
  35. #define XWAY_MDIO_INIT_MASK (XWAY_MDIO_INIT_LSTC | \
  36. XWAY_MDIO_INIT_ADSC)
  37. #define ADVERTISED_MPD BIT(10) /* Multi-port device */
  38. /* LED Configuration */
  39. #define XWAY_MMD_LEDCH 0x01E0
  40. /* Inverse of SCAN Function */
  41. #define XWAY_MMD_LEDCH_NACS_NONE 0x0000
  42. #define XWAY_MMD_LEDCH_NACS_LINK 0x0001
  43. #define XWAY_MMD_LEDCH_NACS_PDOWN 0x0002
  44. #define XWAY_MMD_LEDCH_NACS_EEE 0x0003
  45. #define XWAY_MMD_LEDCH_NACS_ANEG 0x0004
  46. #define XWAY_MMD_LEDCH_NACS_ABIST 0x0005
  47. #define XWAY_MMD_LEDCH_NACS_CDIAG 0x0006
  48. #define XWAY_MMD_LEDCH_NACS_TEST 0x0007
  49. /* Slow Blink Frequency */
  50. #define XWAY_MMD_LEDCH_SBF_F02HZ 0x0000
  51. #define XWAY_MMD_LEDCH_SBF_F04HZ 0x0010
  52. #define XWAY_MMD_LEDCH_SBF_F08HZ 0x0020
  53. #define XWAY_MMD_LEDCH_SBF_F16HZ 0x0030
  54. /* Fast Blink Frequency */
  55. #define XWAY_MMD_LEDCH_FBF_F02HZ 0x0000
  56. #define XWAY_MMD_LEDCH_FBF_F04HZ 0x0040
  57. #define XWAY_MMD_LEDCH_FBF_F08HZ 0x0080
  58. #define XWAY_MMD_LEDCH_FBF_F16HZ 0x00C0
  59. /* LED Configuration */
  60. #define XWAY_MMD_LEDCL 0x01E1
  61. /* Complex Blinking Configuration */
  62. #define XWAY_MMD_LEDCH_CBLINK_NONE 0x0000
  63. #define XWAY_MMD_LEDCH_CBLINK_LINK 0x0001
  64. #define XWAY_MMD_LEDCH_CBLINK_PDOWN 0x0002
  65. #define XWAY_MMD_LEDCH_CBLINK_EEE 0x0003
  66. #define XWAY_MMD_LEDCH_CBLINK_ANEG 0x0004
  67. #define XWAY_MMD_LEDCH_CBLINK_ABIST 0x0005
  68. #define XWAY_MMD_LEDCH_CBLINK_CDIAG 0x0006
  69. #define XWAY_MMD_LEDCH_CBLINK_TEST 0x0007
  70. /* Complex SCAN Configuration */
  71. #define XWAY_MMD_LEDCH_SCAN_NONE 0x0000
  72. #define XWAY_MMD_LEDCH_SCAN_LINK 0x0010
  73. #define XWAY_MMD_LEDCH_SCAN_PDOWN 0x0020
  74. #define XWAY_MMD_LEDCH_SCAN_EEE 0x0030
  75. #define XWAY_MMD_LEDCH_SCAN_ANEG 0x0040
  76. #define XWAY_MMD_LEDCH_SCAN_ABIST 0x0050
  77. #define XWAY_MMD_LEDCH_SCAN_CDIAG 0x0060
  78. #define XWAY_MMD_LEDCH_SCAN_TEST 0x0070
  79. /* Configuration for LED Pin x */
  80. #define XWAY_MMD_LED0H 0x01E2
  81. /* Fast Blinking Configuration */
  82. #define XWAY_MMD_LEDxH_BLINKF_MASK 0x000F
  83. #define XWAY_MMD_LEDxH_BLINKF_NONE 0x0000
  84. #define XWAY_MMD_LEDxH_BLINKF_LINK10 0x0001
  85. #define XWAY_MMD_LEDxH_BLINKF_LINK100 0x0002
  86. #define XWAY_MMD_LEDxH_BLINKF_LINK10X 0x0003
  87. #define XWAY_MMD_LEDxH_BLINKF_LINK1000 0x0004
  88. #define XWAY_MMD_LEDxH_BLINKF_LINK10_0 0x0005
  89. #define XWAY_MMD_LEDxH_BLINKF_LINK100X 0x0006
  90. #define XWAY_MMD_LEDxH_BLINKF_LINK10XX 0x0007
  91. #define XWAY_MMD_LEDxH_BLINKF_PDOWN 0x0008
  92. #define XWAY_MMD_LEDxH_BLINKF_EEE 0x0009
  93. #define XWAY_MMD_LEDxH_BLINKF_ANEG 0x000A
  94. #define XWAY_MMD_LEDxH_BLINKF_ABIST 0x000B
  95. #define XWAY_MMD_LEDxH_BLINKF_CDIAG 0x000C
  96. /* Constant On Configuration */
  97. #define XWAY_MMD_LEDxH_CON_MASK 0x00F0
  98. #define XWAY_MMD_LEDxH_CON_NONE 0x0000
  99. #define XWAY_MMD_LEDxH_CON_LINK10 0x0010
  100. #define XWAY_MMD_LEDxH_CON_LINK100 0x0020
  101. #define XWAY_MMD_LEDxH_CON_LINK10X 0x0030
  102. #define XWAY_MMD_LEDxH_CON_LINK1000 0x0040
  103. #define XWAY_MMD_LEDxH_CON_LINK10_0 0x0050
  104. #define XWAY_MMD_LEDxH_CON_LINK100X 0x0060
  105. #define XWAY_MMD_LEDxH_CON_LINK10XX 0x0070
  106. #define XWAY_MMD_LEDxH_CON_PDOWN 0x0080
  107. #define XWAY_MMD_LEDxH_CON_EEE 0x0090
  108. #define XWAY_MMD_LEDxH_CON_ANEG 0x00A0
  109. #define XWAY_MMD_LEDxH_CON_ABIST 0x00B0
  110. #define XWAY_MMD_LEDxH_CON_CDIAG 0x00C0
  111. #define XWAY_MMD_LEDxH_CON_COPPER 0x00D0
  112. #define XWAY_MMD_LEDxH_CON_FIBER 0x00E0
  113. /* Configuration for LED Pin x */
  114. #define XWAY_MMD_LED0L 0x01E3
  115. /* Pulsing Configuration */
  116. #define XWAY_MMD_LEDxL_PULSE_MASK 0x000F
  117. #define XWAY_MMD_LEDxL_PULSE_NONE 0x0000
  118. #define XWAY_MMD_LEDxL_PULSE_TXACT 0x0001
  119. #define XWAY_MMD_LEDxL_PULSE_RXACT 0x0002
  120. #define XWAY_MMD_LEDxL_PULSE_COL 0x0004
  121. /* Slow Blinking Configuration */
  122. #define XWAY_MMD_LEDxL_BLINKS_MASK 0x00F0
  123. #define XWAY_MMD_LEDxL_BLINKS_NONE 0x0000
  124. #define XWAY_MMD_LEDxL_BLINKS_LINK10 0x0010
  125. #define XWAY_MMD_LEDxL_BLINKS_LINK100 0x0020
  126. #define XWAY_MMD_LEDxL_BLINKS_LINK10X 0x0030
  127. #define XWAY_MMD_LEDxL_BLINKS_LINK1000 0x0040
  128. #define XWAY_MMD_LEDxL_BLINKS_LINK10_0 0x0050
  129. #define XWAY_MMD_LEDxL_BLINKS_LINK100X 0x0060
  130. #define XWAY_MMD_LEDxL_BLINKS_LINK10XX 0x0070
  131. #define XWAY_MMD_LEDxL_BLINKS_PDOWN 0x0080
  132. #define XWAY_MMD_LEDxL_BLINKS_EEE 0x0090
  133. #define XWAY_MMD_LEDxL_BLINKS_ANEG 0x00A0
  134. #define XWAY_MMD_LEDxL_BLINKS_ABIST 0x00B0
  135. #define XWAY_MMD_LEDxL_BLINKS_CDIAG 0x00C0
  136. #define XWAY_MMD_LED1H 0x01E4
  137. #define XWAY_MMD_LED1L 0x01E5
  138. #define XWAY_MMD_LED2H 0x01E6
  139. #define XWAY_MMD_LED2L 0x01E7
  140. #define XWAY_MMD_LED3H 0x01E8
  141. #define XWAY_MMD_LED3L 0x01E9
  142. #define PHY_ID_PHY11G_1_3 0x030260D1
  143. #define PHY_ID_PHY22F_1_3 0x030260E1
  144. #define PHY_ID_PHY11G_1_4 0xD565A400
  145. #define PHY_ID_PHY22F_1_4 0xD565A410
  146. #define PHY_ID_PHY11G_1_5 0xD565A401
  147. #define PHY_ID_PHY22F_1_5 0xD565A411
  148. #define PHY_ID_PHY11G_VR9_1_1 0xD565A408
  149. #define PHY_ID_PHY22F_VR9_1_1 0xD565A418
  150. #define PHY_ID_PHY11G_VR9_1_2 0xD565A409
  151. #define PHY_ID_PHY22F_VR9_1_2 0xD565A419
  152. static int xway_gphy_config_init(struct phy_device *phydev)
  153. {
  154. int err;
  155. u32 ledxh;
  156. u32 ledxl;
  157. /* Mask all interrupts */
  158. err = phy_write(phydev, XWAY_MDIO_IMASK, 0);
  159. if (err)
  160. return err;
  161. /* Clear all pending interrupts */
  162. phy_read(phydev, XWAY_MDIO_ISTAT);
  163. /* Ensure that integrated led function is enabled for all leds */
  164. err = phy_write(phydev, XWAY_MDIO_LED,
  165. XWAY_MDIO_LED_LED0_EN |
  166. XWAY_MDIO_LED_LED1_EN |
  167. XWAY_MDIO_LED_LED2_EN |
  168. XWAY_MDIO_LED_LED3_EN);
  169. if (err)
  170. return err;
  171. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCH,
  172. XWAY_MMD_LEDCH_NACS_NONE |
  173. XWAY_MMD_LEDCH_SBF_F02HZ |
  174. XWAY_MMD_LEDCH_FBF_F16HZ);
  175. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCL,
  176. XWAY_MMD_LEDCH_CBLINK_NONE |
  177. XWAY_MMD_LEDCH_SCAN_NONE);
  178. /**
  179. * In most cases only one LED is connected to this phy, so
  180. * configure them all to constant on and pulse mode. LED3 is
  181. * only available in some packages, leave it in its reset
  182. * configuration.
  183. */
  184. ledxh = XWAY_MMD_LEDxH_BLINKF_NONE | XWAY_MMD_LEDxH_CON_LINK10XX;
  185. ledxl = XWAY_MMD_LEDxL_PULSE_TXACT | XWAY_MMD_LEDxL_PULSE_RXACT |
  186. XWAY_MMD_LEDxL_BLINKS_NONE;
  187. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0H, ledxh);
  188. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0L, ledxl);
  189. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1H, ledxh);
  190. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1L, ledxl);
  191. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2H, ledxh);
  192. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2L, ledxl);
  193. return 0;
  194. }
  195. static int xway_gphy14_config_aneg(struct phy_device *phydev)
  196. {
  197. int reg, err;
  198. /* Advertise as multi-port device, see IEEE802.3-2002 40.5.1.1 */
  199. /* This is a workaround for an errata in rev < 1.5 devices */
  200. reg = phy_read(phydev, MII_CTRL1000);
  201. reg |= ADVERTISED_MPD;
  202. err = phy_write(phydev, MII_CTRL1000, reg);
  203. if (err)
  204. return err;
  205. return genphy_config_aneg(phydev);
  206. }
  207. static int xway_gphy_ack_interrupt(struct phy_device *phydev)
  208. {
  209. int reg;
  210. reg = phy_read(phydev, XWAY_MDIO_ISTAT);
  211. return (reg < 0) ? reg : 0;
  212. }
  213. static int xway_gphy_did_interrupt(struct phy_device *phydev)
  214. {
  215. int reg;
  216. reg = phy_read(phydev, XWAY_MDIO_ISTAT);
  217. return reg & XWAY_MDIO_INIT_MASK;
  218. }
  219. static int xway_gphy_config_intr(struct phy_device *phydev)
  220. {
  221. u16 mask = 0;
  222. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  223. mask = XWAY_MDIO_INIT_MASK;
  224. return phy_write(phydev, XWAY_MDIO_IMASK, mask);
  225. }
  226. static struct phy_driver xway_gphy[] = {
  227. {
  228. .phy_id = PHY_ID_PHY11G_1_3,
  229. .phy_id_mask = 0xffffffff,
  230. .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.3",
  231. /* PHY_GBIT_FEATURES */
  232. .config_init = xway_gphy_config_init,
  233. .config_aneg = xway_gphy14_config_aneg,
  234. .ack_interrupt = xway_gphy_ack_interrupt,
  235. .did_interrupt = xway_gphy_did_interrupt,
  236. .config_intr = xway_gphy_config_intr,
  237. .suspend = genphy_suspend,
  238. .resume = genphy_resume,
  239. }, {
  240. .phy_id = PHY_ID_PHY22F_1_3,
  241. .phy_id_mask = 0xffffffff,
  242. .name = "Intel XWAY PHY22F (PEF 7061) v1.3",
  243. /* PHY_BASIC_FEATURES */
  244. .config_init = xway_gphy_config_init,
  245. .config_aneg = xway_gphy14_config_aneg,
  246. .ack_interrupt = xway_gphy_ack_interrupt,
  247. .did_interrupt = xway_gphy_did_interrupt,
  248. .config_intr = xway_gphy_config_intr,
  249. .suspend = genphy_suspend,
  250. .resume = genphy_resume,
  251. }, {
  252. .phy_id = PHY_ID_PHY11G_1_4,
  253. .phy_id_mask = 0xffffffff,
  254. .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.4",
  255. /* PHY_GBIT_FEATURES */
  256. .config_init = xway_gphy_config_init,
  257. .config_aneg = xway_gphy14_config_aneg,
  258. .ack_interrupt = xway_gphy_ack_interrupt,
  259. .did_interrupt = xway_gphy_did_interrupt,
  260. .config_intr = xway_gphy_config_intr,
  261. .suspend = genphy_suspend,
  262. .resume = genphy_resume,
  263. }, {
  264. .phy_id = PHY_ID_PHY22F_1_4,
  265. .phy_id_mask = 0xffffffff,
  266. .name = "Intel XWAY PHY22F (PEF 7061) v1.4",
  267. /* PHY_BASIC_FEATURES */
  268. .config_init = xway_gphy_config_init,
  269. .config_aneg = xway_gphy14_config_aneg,
  270. .ack_interrupt = xway_gphy_ack_interrupt,
  271. .did_interrupt = xway_gphy_did_interrupt,
  272. .config_intr = xway_gphy_config_intr,
  273. .suspend = genphy_suspend,
  274. .resume = genphy_resume,
  275. }, {
  276. .phy_id = PHY_ID_PHY11G_1_5,
  277. .phy_id_mask = 0xffffffff,
  278. .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.5 / v1.6",
  279. /* PHY_GBIT_FEATURES */
  280. .config_init = xway_gphy_config_init,
  281. .ack_interrupt = xway_gphy_ack_interrupt,
  282. .did_interrupt = xway_gphy_did_interrupt,
  283. .config_intr = xway_gphy_config_intr,
  284. .suspend = genphy_suspend,
  285. .resume = genphy_resume,
  286. }, {
  287. .phy_id = PHY_ID_PHY22F_1_5,
  288. .phy_id_mask = 0xffffffff,
  289. .name = "Intel XWAY PHY22F (PEF 7061) v1.5 / v1.6",
  290. /* PHY_BASIC_FEATURES */
  291. .config_init = xway_gphy_config_init,
  292. .ack_interrupt = xway_gphy_ack_interrupt,
  293. .did_interrupt = xway_gphy_did_interrupt,
  294. .config_intr = xway_gphy_config_intr,
  295. .suspend = genphy_suspend,
  296. .resume = genphy_resume,
  297. }, {
  298. .phy_id = PHY_ID_PHY11G_VR9_1_1,
  299. .phy_id_mask = 0xffffffff,
  300. .name = "Intel XWAY PHY11G (xRX v1.1 integrated)",
  301. /* PHY_GBIT_FEATURES */
  302. .config_init = xway_gphy_config_init,
  303. .ack_interrupt = xway_gphy_ack_interrupt,
  304. .did_interrupt = xway_gphy_did_interrupt,
  305. .config_intr = xway_gphy_config_intr,
  306. .suspend = genphy_suspend,
  307. .resume = genphy_resume,
  308. }, {
  309. .phy_id = PHY_ID_PHY22F_VR9_1_1,
  310. .phy_id_mask = 0xffffffff,
  311. .name = "Intel XWAY PHY22F (xRX v1.1 integrated)",
  312. /* PHY_BASIC_FEATURES */
  313. .config_init = xway_gphy_config_init,
  314. .ack_interrupt = xway_gphy_ack_interrupt,
  315. .did_interrupt = xway_gphy_did_interrupt,
  316. .config_intr = xway_gphy_config_intr,
  317. .suspend = genphy_suspend,
  318. .resume = genphy_resume,
  319. }, {
  320. .phy_id = PHY_ID_PHY11G_VR9_1_2,
  321. .phy_id_mask = 0xffffffff,
  322. .name = "Intel XWAY PHY11G (xRX v1.2 integrated)",
  323. /* PHY_GBIT_FEATURES */
  324. .config_init = xway_gphy_config_init,
  325. .ack_interrupt = xway_gphy_ack_interrupt,
  326. .did_interrupt = xway_gphy_did_interrupt,
  327. .config_intr = xway_gphy_config_intr,
  328. .suspend = genphy_suspend,
  329. .resume = genphy_resume,
  330. }, {
  331. .phy_id = PHY_ID_PHY22F_VR9_1_2,
  332. .phy_id_mask = 0xffffffff,
  333. .name = "Intel XWAY PHY22F (xRX v1.2 integrated)",
  334. /* PHY_BASIC_FEATURES */
  335. .config_init = xway_gphy_config_init,
  336. .ack_interrupt = xway_gphy_ack_interrupt,
  337. .did_interrupt = xway_gphy_did_interrupt,
  338. .config_intr = xway_gphy_config_intr,
  339. .suspend = genphy_suspend,
  340. .resume = genphy_resume,
  341. },
  342. };
  343. module_phy_driver(xway_gphy);
  344. static struct mdio_device_id __maybe_unused xway_gphy_tbl[] = {
  345. { PHY_ID_PHY11G_1_3, 0xffffffff },
  346. { PHY_ID_PHY22F_1_3, 0xffffffff },
  347. { PHY_ID_PHY11G_1_4, 0xffffffff },
  348. { PHY_ID_PHY22F_1_4, 0xffffffff },
  349. { PHY_ID_PHY11G_1_5, 0xffffffff },
  350. { PHY_ID_PHY22F_1_5, 0xffffffff },
  351. { PHY_ID_PHY11G_VR9_1_1, 0xffffffff },
  352. { PHY_ID_PHY22F_VR9_1_1, 0xffffffff },
  353. { PHY_ID_PHY11G_VR9_1_2, 0xffffffff },
  354. { PHY_ID_PHY22F_VR9_1_2, 0xffffffff },
  355. { }
  356. };
  357. MODULE_DEVICE_TABLE(mdio, xway_gphy_tbl);
  358. MODULE_DESCRIPTION("Intel XWAY PHY driver");
  359. MODULE_LICENSE("GPL");