dp83822.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Texas Instruments DP83822 PHY
  4. *
  5. * Copyright (C) 2017 Texas Instruments Inc.
  6. */
  7. #include <linux/ethtool.h>
  8. #include <linux/etherdevice.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mii.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/phy.h>
  14. #include <linux/netdevice.h>
  15. #define DP83822_PHY_ID 0x2000a240
  16. #define DP83825I_PHY_ID 0x2000a150
  17. #define DP83822_DEVADDR 0x1f
  18. #define MII_DP83822_PHYSCR 0x11
  19. #define MII_DP83822_MISR1 0x12
  20. #define MII_DP83822_MISR2 0x13
  21. #define MII_DP83822_RESET_CTRL 0x1f
  22. #define DP83822_HW_RESET BIT(15)
  23. #define DP83822_SW_RESET BIT(14)
  24. /* PHYSCR Register Fields */
  25. #define DP83822_PHYSCR_INT_OE BIT(0) /* Interrupt Output Enable */
  26. #define DP83822_PHYSCR_INTEN BIT(1) /* Interrupt Enable */
  27. /* MISR1 bits */
  28. #define DP83822_RX_ERR_HF_INT_EN BIT(0)
  29. #define DP83822_FALSE_CARRIER_HF_INT_EN BIT(1)
  30. #define DP83822_ANEG_COMPLETE_INT_EN BIT(2)
  31. #define DP83822_DUP_MODE_CHANGE_INT_EN BIT(3)
  32. #define DP83822_SPEED_CHANGED_INT_EN BIT(4)
  33. #define DP83822_LINK_STAT_INT_EN BIT(5)
  34. #define DP83822_ENERGY_DET_INT_EN BIT(6)
  35. #define DP83822_LINK_QUAL_INT_EN BIT(7)
  36. /* MISR2 bits */
  37. #define DP83822_JABBER_DET_INT_EN BIT(0)
  38. #define DP83822_WOL_PKT_INT_EN BIT(1)
  39. #define DP83822_SLEEP_MODE_INT_EN BIT(2)
  40. #define DP83822_MDI_XOVER_INT_EN BIT(3)
  41. #define DP83822_LB_FIFO_INT_EN BIT(4)
  42. #define DP83822_PAGE_RX_INT_EN BIT(5)
  43. #define DP83822_ANEG_ERR_INT_EN BIT(6)
  44. #define DP83822_EEE_ERROR_CHANGE_INT_EN BIT(7)
  45. /* INT_STAT1 bits */
  46. #define DP83822_WOL_INT_EN BIT(4)
  47. #define DP83822_WOL_INT_STAT BIT(12)
  48. #define MII_DP83822_RXSOP1 0x04a5
  49. #define MII_DP83822_RXSOP2 0x04a6
  50. #define MII_DP83822_RXSOP3 0x04a7
  51. /* WoL Registers */
  52. #define MII_DP83822_WOL_CFG 0x04a0
  53. #define MII_DP83822_WOL_STAT 0x04a1
  54. #define MII_DP83822_WOL_DA1 0x04a2
  55. #define MII_DP83822_WOL_DA2 0x04a3
  56. #define MII_DP83822_WOL_DA3 0x04a4
  57. /* WoL bits */
  58. #define DP83822_WOL_MAGIC_EN BIT(0)
  59. #define DP83822_WOL_SECURE_ON BIT(5)
  60. #define DP83822_WOL_EN BIT(7)
  61. #define DP83822_WOL_INDICATION_SEL BIT(8)
  62. #define DP83822_WOL_CLR_INDICATION BIT(11)
  63. static int dp83822_ack_interrupt(struct phy_device *phydev)
  64. {
  65. int err;
  66. err = phy_read(phydev, MII_DP83822_MISR1);
  67. if (err < 0)
  68. return err;
  69. err = phy_read(phydev, MII_DP83822_MISR2);
  70. if (err < 0)
  71. return err;
  72. return 0;
  73. }
  74. static int dp83822_set_wol(struct phy_device *phydev,
  75. struct ethtool_wolinfo *wol)
  76. {
  77. struct net_device *ndev = phydev->attached_dev;
  78. u16 value;
  79. const u8 *mac;
  80. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
  81. mac = (const u8 *)ndev->dev_addr;
  82. if (!is_valid_ether_addr(mac))
  83. return -EINVAL;
  84. /* MAC addresses start with byte 5, but stored in mac[0].
  85. * 822 PHYs store bytes 4|5, 2|3, 0|1
  86. */
  87. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1,
  88. (mac[1] << 8) | mac[0]);
  89. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2,
  90. (mac[3] << 8) | mac[2]);
  91. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3,
  92. (mac[5] << 8) | mac[4]);
  93. value = phy_read_mmd(phydev, DP83822_DEVADDR,
  94. MII_DP83822_WOL_CFG);
  95. if (wol->wolopts & WAKE_MAGIC)
  96. value |= DP83822_WOL_MAGIC_EN;
  97. else
  98. value &= ~DP83822_WOL_MAGIC_EN;
  99. if (wol->wolopts & WAKE_MAGICSECURE) {
  100. phy_write_mmd(phydev, DP83822_DEVADDR,
  101. MII_DP83822_RXSOP1,
  102. (wol->sopass[1] << 8) | wol->sopass[0]);
  103. phy_write_mmd(phydev, DP83822_DEVADDR,
  104. MII_DP83822_RXSOP2,
  105. (wol->sopass[3] << 8) | wol->sopass[2]);
  106. phy_write_mmd(phydev, DP83822_DEVADDR,
  107. MII_DP83822_RXSOP3,
  108. (wol->sopass[5] << 8) | wol->sopass[4]);
  109. value |= DP83822_WOL_SECURE_ON;
  110. } else {
  111. value &= ~DP83822_WOL_SECURE_ON;
  112. }
  113. value |= (DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL |
  114. DP83822_WOL_CLR_INDICATION);
  115. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
  116. value);
  117. } else {
  118. value = phy_read_mmd(phydev, DP83822_DEVADDR,
  119. MII_DP83822_WOL_CFG);
  120. value &= ~DP83822_WOL_EN;
  121. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
  122. value);
  123. }
  124. return 0;
  125. }
  126. static void dp83822_get_wol(struct phy_device *phydev,
  127. struct ethtool_wolinfo *wol)
  128. {
  129. int value;
  130. u16 sopass_val;
  131. wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
  132. wol->wolopts = 0;
  133. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  134. if (value & DP83822_WOL_MAGIC_EN)
  135. wol->wolopts |= WAKE_MAGIC;
  136. if (value & DP83822_WOL_SECURE_ON) {
  137. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  138. MII_DP83822_RXSOP1);
  139. wol->sopass[0] = (sopass_val & 0xff);
  140. wol->sopass[1] = (sopass_val >> 8);
  141. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  142. MII_DP83822_RXSOP2);
  143. wol->sopass[2] = (sopass_val & 0xff);
  144. wol->sopass[3] = (sopass_val >> 8);
  145. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  146. MII_DP83822_RXSOP3);
  147. wol->sopass[4] = (sopass_val & 0xff);
  148. wol->sopass[5] = (sopass_val >> 8);
  149. wol->wolopts |= WAKE_MAGICSECURE;
  150. }
  151. /* WoL is not enabled so set wolopts to 0 */
  152. if (!(value & DP83822_WOL_EN))
  153. wol->wolopts = 0;
  154. }
  155. static int dp83822_config_intr(struct phy_device *phydev)
  156. {
  157. int misr_status;
  158. int physcr_status;
  159. int err;
  160. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  161. misr_status = phy_read(phydev, MII_DP83822_MISR1);
  162. if (misr_status < 0)
  163. return misr_status;
  164. misr_status |= (DP83822_RX_ERR_HF_INT_EN |
  165. DP83822_FALSE_CARRIER_HF_INT_EN |
  166. DP83822_ANEG_COMPLETE_INT_EN |
  167. DP83822_DUP_MODE_CHANGE_INT_EN |
  168. DP83822_SPEED_CHANGED_INT_EN |
  169. DP83822_LINK_STAT_INT_EN |
  170. DP83822_ENERGY_DET_INT_EN |
  171. DP83822_LINK_QUAL_INT_EN);
  172. err = phy_write(phydev, MII_DP83822_MISR1, misr_status);
  173. if (err < 0)
  174. return err;
  175. misr_status = phy_read(phydev, MII_DP83822_MISR2);
  176. if (misr_status < 0)
  177. return misr_status;
  178. misr_status |= (DP83822_JABBER_DET_INT_EN |
  179. DP83822_WOL_PKT_INT_EN |
  180. DP83822_SLEEP_MODE_INT_EN |
  181. DP83822_MDI_XOVER_INT_EN |
  182. DP83822_LB_FIFO_INT_EN |
  183. DP83822_PAGE_RX_INT_EN |
  184. DP83822_ANEG_ERR_INT_EN |
  185. DP83822_EEE_ERROR_CHANGE_INT_EN);
  186. err = phy_write(phydev, MII_DP83822_MISR2, misr_status);
  187. if (err < 0)
  188. return err;
  189. physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
  190. if (physcr_status < 0)
  191. return physcr_status;
  192. physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN;
  193. } else {
  194. err = phy_write(phydev, MII_DP83822_MISR1, 0);
  195. if (err < 0)
  196. return err;
  197. err = phy_write(phydev, MII_DP83822_MISR1, 0);
  198. if (err < 0)
  199. return err;
  200. physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
  201. if (physcr_status < 0)
  202. return physcr_status;
  203. physcr_status &= ~DP83822_PHYSCR_INTEN;
  204. }
  205. return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status);
  206. }
  207. static int dp83822_config_init(struct phy_device *phydev)
  208. {
  209. int value;
  210. value = DP83822_WOL_MAGIC_EN | DP83822_WOL_SECURE_ON | DP83822_WOL_EN;
  211. return phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
  212. value);
  213. }
  214. static int dp83822_phy_reset(struct phy_device *phydev)
  215. {
  216. int err;
  217. err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_HW_RESET);
  218. if (err < 0)
  219. return err;
  220. dp83822_config_init(phydev);
  221. return 0;
  222. }
  223. static int dp83822_suspend(struct phy_device *phydev)
  224. {
  225. int value;
  226. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  227. if (!(value & DP83822_WOL_EN))
  228. genphy_suspend(phydev);
  229. return 0;
  230. }
  231. static int dp83822_resume(struct phy_device *phydev)
  232. {
  233. int value;
  234. genphy_resume(phydev);
  235. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  236. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value |
  237. DP83822_WOL_CLR_INDICATION);
  238. return 0;
  239. }
  240. #define DP83822_PHY_DRIVER(_id, _name) \
  241. { \
  242. PHY_ID_MATCH_MODEL(_id), \
  243. .name = (_name), \
  244. /* PHY_BASIC_FEATURES */ \
  245. .soft_reset = dp83822_phy_reset, \
  246. .config_init = dp83822_config_init, \
  247. .get_wol = dp83822_get_wol, \
  248. .set_wol = dp83822_set_wol, \
  249. .ack_interrupt = dp83822_ack_interrupt, \
  250. .config_intr = dp83822_config_intr, \
  251. .suspend = dp83822_suspend, \
  252. .resume = dp83822_resume, \
  253. }
  254. static struct phy_driver dp83822_driver[] = {
  255. DP83822_PHY_DRIVER(DP83822_PHY_ID, "TI DP83822"),
  256. DP83822_PHY_DRIVER(DP83825I_PHY_ID, "TI DP83825I"),
  257. };
  258. module_phy_driver(dp83822_driver);
  259. static struct mdio_device_id __maybe_unused dp83822_tbl[] = {
  260. { DP83822_PHY_ID, 0xfffffff0 },
  261. { DP83825I_PHY_ID, 0xfffffff0 },
  262. { },
  263. };
  264. MODULE_DEVICE_TABLE(mdio, dp83822_tbl);
  265. MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver");
  266. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  267. MODULE_LICENSE("GPL v2");