bcm-phy-lib.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2015-2017 Broadcom
  4. */
  5. #include "bcm-phy-lib.h"
  6. #include <linux/brcmphy.h>
  7. #include <linux/export.h>
  8. #include <linux/mdio.h>
  9. #include <linux/module.h>
  10. #include <linux/phy.h>
  11. #include <linux/ethtool.h>
  12. #define MII_BCM_CHANNEL_WIDTH 0x2000
  13. #define BCM_CL45VEN_EEE_ADV 0x3c
  14. int bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
  15. {
  16. int rc;
  17. rc = phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  18. if (rc < 0)
  19. return rc;
  20. return phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  21. }
  22. EXPORT_SYMBOL_GPL(bcm_phy_write_exp);
  23. int bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
  24. {
  25. int val;
  26. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  27. if (val < 0)
  28. return val;
  29. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  30. /* Restore default value. It's O.K. if this write fails. */
  31. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  32. return val;
  33. }
  34. EXPORT_SYMBOL_GPL(bcm_phy_read_exp);
  35. int bcm54xx_auxctl_read(struct phy_device *phydev, u16 regnum)
  36. {
  37. /* The register must be written to both the Shadow Register Select and
  38. * the Shadow Read Register Selector
  39. */
  40. phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MASK |
  41. regnum << MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT);
  42. return phy_read(phydev, MII_BCM54XX_AUX_CTL);
  43. }
  44. EXPORT_SYMBOL_GPL(bcm54xx_auxctl_read);
  45. int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  46. {
  47. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  48. }
  49. EXPORT_SYMBOL(bcm54xx_auxctl_write);
  50. int bcm_phy_write_misc(struct phy_device *phydev,
  51. u16 reg, u16 chl, u16 val)
  52. {
  53. int rc;
  54. int tmp;
  55. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
  56. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  57. if (rc < 0)
  58. return rc;
  59. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  60. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  61. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  62. if (rc < 0)
  63. return rc;
  64. tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
  65. rc = bcm_phy_write_exp(phydev, tmp, val);
  66. return rc;
  67. }
  68. EXPORT_SYMBOL_GPL(bcm_phy_write_misc);
  69. int bcm_phy_read_misc(struct phy_device *phydev,
  70. u16 reg, u16 chl)
  71. {
  72. int rc;
  73. int tmp;
  74. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
  75. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  76. if (rc < 0)
  77. return rc;
  78. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  79. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  80. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  81. if (rc < 0)
  82. return rc;
  83. tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
  84. rc = bcm_phy_read_exp(phydev, tmp);
  85. return rc;
  86. }
  87. EXPORT_SYMBOL_GPL(bcm_phy_read_misc);
  88. int bcm_phy_ack_intr(struct phy_device *phydev)
  89. {
  90. int reg;
  91. /* Clear pending interrupts. */
  92. reg = phy_read(phydev, MII_BCM54XX_ISR);
  93. if (reg < 0)
  94. return reg;
  95. return 0;
  96. }
  97. EXPORT_SYMBOL_GPL(bcm_phy_ack_intr);
  98. int bcm_phy_config_intr(struct phy_device *phydev)
  99. {
  100. int reg;
  101. reg = phy_read(phydev, MII_BCM54XX_ECR);
  102. if (reg < 0)
  103. return reg;
  104. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  105. reg &= ~MII_BCM54XX_ECR_IM;
  106. else
  107. reg |= MII_BCM54XX_ECR_IM;
  108. return phy_write(phydev, MII_BCM54XX_ECR, reg);
  109. }
  110. EXPORT_SYMBOL_GPL(bcm_phy_config_intr);
  111. int bcm_phy_read_shadow(struct phy_device *phydev, u16 shadow)
  112. {
  113. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  114. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  115. }
  116. EXPORT_SYMBOL_GPL(bcm_phy_read_shadow);
  117. int bcm_phy_write_shadow(struct phy_device *phydev, u16 shadow,
  118. u16 val)
  119. {
  120. return phy_write(phydev, MII_BCM54XX_SHD,
  121. MII_BCM54XX_SHD_WRITE |
  122. MII_BCM54XX_SHD_VAL(shadow) |
  123. MII_BCM54XX_SHD_DATA(val));
  124. }
  125. EXPORT_SYMBOL_GPL(bcm_phy_write_shadow);
  126. int bcm_phy_enable_apd(struct phy_device *phydev, bool dll_pwr_down)
  127. {
  128. int val;
  129. if (dll_pwr_down) {
  130. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  131. if (val < 0)
  132. return val;
  133. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  134. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  135. }
  136. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  137. if (val < 0)
  138. return val;
  139. /* Clear APD bits */
  140. val &= BCM_APD_CLR_MASK;
  141. if (phydev->autoneg == AUTONEG_ENABLE)
  142. val |= BCM54XX_SHD_APD_EN;
  143. else
  144. val |= BCM_NO_ANEG_APD_EN;
  145. /* Enable energy detect single link pulse for easy wakeup */
  146. val |= BCM_APD_SINGLELP_EN;
  147. /* Enable Auto Power-Down (APD) for the PHY */
  148. return bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  149. }
  150. EXPORT_SYMBOL_GPL(bcm_phy_enable_apd);
  151. int bcm_phy_set_eee(struct phy_device *phydev, bool enable)
  152. {
  153. int val, mask = 0;
  154. /* Enable EEE at PHY level */
  155. val = phy_read_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL);
  156. if (val < 0)
  157. return val;
  158. if (enable)
  159. val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
  160. else
  161. val &= ~(LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X);
  162. phy_write_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL, (u32)val);
  163. /* Advertise EEE */
  164. val = phy_read_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV);
  165. if (val < 0)
  166. return val;
  167. if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  168. phydev->supported))
  169. mask |= MDIO_EEE_1000T;
  170. if (linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  171. phydev->supported))
  172. mask |= MDIO_EEE_100TX;
  173. if (enable)
  174. val |= mask;
  175. else
  176. val &= ~mask;
  177. phy_write_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV, (u32)val);
  178. return 0;
  179. }
  180. EXPORT_SYMBOL_GPL(bcm_phy_set_eee);
  181. int bcm_phy_downshift_get(struct phy_device *phydev, u8 *count)
  182. {
  183. int val;
  184. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  185. if (val < 0)
  186. return val;
  187. /* Check if wirespeed is enabled or not */
  188. if (!(val & MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN)) {
  189. *count = DOWNSHIFT_DEV_DISABLE;
  190. return 0;
  191. }
  192. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
  193. if (val < 0)
  194. return val;
  195. /* Downgrade after one link attempt */
  196. if (val & BCM54XX_SHD_SCR2_WSPD_RTRY_DIS) {
  197. *count = 1;
  198. } else {
  199. /* Downgrade after configured retry count */
  200. val >>= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  201. val &= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK;
  202. *count = val + BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET;
  203. }
  204. return 0;
  205. }
  206. EXPORT_SYMBOL_GPL(bcm_phy_downshift_get);
  207. int bcm_phy_downshift_set(struct phy_device *phydev, u8 count)
  208. {
  209. int val = 0, ret = 0;
  210. /* Range check the number given */
  211. if (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET >
  212. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK &&
  213. count != DOWNSHIFT_DEV_DEFAULT_COUNT) {
  214. return -ERANGE;
  215. }
  216. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  217. if (val < 0)
  218. return val;
  219. /* Se the write enable bit */
  220. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  221. if (count == DOWNSHIFT_DEV_DISABLE) {
  222. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
  223. return bcm54xx_auxctl_write(phydev,
  224. MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  225. val);
  226. } else {
  227. val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
  228. ret = bcm54xx_auxctl_write(phydev,
  229. MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  230. val);
  231. if (ret < 0)
  232. return ret;
  233. }
  234. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
  235. val &= ~(BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK <<
  236. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT |
  237. BCM54XX_SHD_SCR2_WSPD_RTRY_DIS);
  238. switch (count) {
  239. case 1:
  240. val |= BCM54XX_SHD_SCR2_WSPD_RTRY_DIS;
  241. break;
  242. case DOWNSHIFT_DEV_DEFAULT_COUNT:
  243. val |= 1 << BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  244. break;
  245. default:
  246. val |= (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET) <<
  247. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  248. break;
  249. }
  250. return bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR2, val);
  251. }
  252. EXPORT_SYMBOL_GPL(bcm_phy_downshift_set);
  253. struct bcm_phy_hw_stat {
  254. const char *string;
  255. u8 reg;
  256. u8 shift;
  257. u8 bits;
  258. };
  259. /* Counters freeze at either 0xffff or 0xff, better than nothing */
  260. static const struct bcm_phy_hw_stat bcm_phy_hw_stats[] = {
  261. { "phy_receive_errors", MII_BRCM_CORE_BASE12, 0, 16 },
  262. { "phy_serdes_ber_errors", MII_BRCM_CORE_BASE13, 8, 8 },
  263. { "phy_false_carrier_sense_errors", MII_BRCM_CORE_BASE13, 0, 8 },
  264. { "phy_local_rcvr_nok", MII_BRCM_CORE_BASE14, 8, 8 },
  265. { "phy_remote_rcv_nok", MII_BRCM_CORE_BASE14, 0, 8 },
  266. };
  267. int bcm_phy_get_sset_count(struct phy_device *phydev)
  268. {
  269. return ARRAY_SIZE(bcm_phy_hw_stats);
  270. }
  271. EXPORT_SYMBOL_GPL(bcm_phy_get_sset_count);
  272. void bcm_phy_get_strings(struct phy_device *phydev, u8 *data)
  273. {
  274. unsigned int i;
  275. for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
  276. strlcpy(data + i * ETH_GSTRING_LEN,
  277. bcm_phy_hw_stats[i].string, ETH_GSTRING_LEN);
  278. }
  279. EXPORT_SYMBOL_GPL(bcm_phy_get_strings);
  280. /* Caller is supposed to provide appropriate storage for the library code to
  281. * access the shadow copy
  282. */
  283. static u64 bcm_phy_get_stat(struct phy_device *phydev, u64 *shadow,
  284. unsigned int i)
  285. {
  286. struct bcm_phy_hw_stat stat = bcm_phy_hw_stats[i];
  287. int val;
  288. u64 ret;
  289. val = phy_read(phydev, stat.reg);
  290. if (val < 0) {
  291. ret = U64_MAX;
  292. } else {
  293. val >>= stat.shift;
  294. val = val & ((1 << stat.bits) - 1);
  295. shadow[i] += val;
  296. ret = shadow[i];
  297. }
  298. return ret;
  299. }
  300. void bcm_phy_get_stats(struct phy_device *phydev, u64 *shadow,
  301. struct ethtool_stats *stats, u64 *data)
  302. {
  303. unsigned int i;
  304. for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
  305. data[i] = bcm_phy_get_stat(phydev, shadow, i);
  306. }
  307. EXPORT_SYMBOL_GPL(bcm_phy_get_stats);
  308. void bcm_phy_r_rc_cal_reset(struct phy_device *phydev)
  309. {
  310. /* Reset R_CAL/RC_CAL Engine */
  311. bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0010);
  312. /* Disable Reset R_AL/RC_CAL Engine */
  313. bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0000);
  314. }
  315. EXPORT_SYMBOL_GPL(bcm_phy_r_rc_cal_reset);
  316. int bcm_phy_28nm_a0b0_afe_config_init(struct phy_device *phydev)
  317. {
  318. /* Increase VCO range to prevent unlocking problem of PLL at low
  319. * temp
  320. */
  321. bcm_phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
  322. /* Change Ki to 011 */
  323. bcm_phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
  324. /* Disable loading of TVCO buffer to bandgap, set bandgap trim
  325. * to 111
  326. */
  327. bcm_phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
  328. /* Adjust bias current trim by -3 */
  329. bcm_phy_write_misc(phydev, DSP_TAP10, 0x690b);
  330. /* Switch to CORE_BASE1E */
  331. phy_write(phydev, MII_BRCM_CORE_BASE1E, 0xd);
  332. bcm_phy_r_rc_cal_reset(phydev);
  333. /* write AFE_RXCONFIG_0 */
  334. bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
  335. /* write AFE_RXCONFIG_1 */
  336. bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
  337. /* write AFE_RX_LP_COUNTER */
  338. bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  339. /* write AFE_HPF_TRIM_OTHERS */
  340. bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
  341. /* write AFTE_TX_CONFIG */
  342. bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
  343. return 0;
  344. }
  345. EXPORT_SYMBOL_GPL(bcm_phy_28nm_a0b0_afe_config_init);
  346. MODULE_DESCRIPTION("Broadcom PHY Library");
  347. MODULE_LICENSE("GPL v2");
  348. MODULE_AUTHOR("Broadcom Corporation");