sgiseeq.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * sgiseeq.h: Defines for the Seeq8003 ethernet controller.
  4. *
  5. * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
  6. */
  7. #ifndef _SGISEEQ_H
  8. #define _SGISEEQ_H
  9. struct sgiseeq_wregs {
  10. volatile unsigned int multicase_high[2];
  11. volatile unsigned int frame_gap;
  12. volatile unsigned int control;
  13. };
  14. struct sgiseeq_rregs {
  15. volatile unsigned int collision_tx[2];
  16. volatile unsigned int collision_all[2];
  17. volatile unsigned int _unused0;
  18. volatile unsigned int rflags;
  19. };
  20. struct sgiseeq_regs {
  21. union {
  22. volatile unsigned int eth_addr[6];
  23. volatile unsigned int multicast_low[6];
  24. struct sgiseeq_wregs wregs;
  25. struct sgiseeq_rregs rregs;
  26. } rw;
  27. volatile unsigned int rstat;
  28. volatile unsigned int tstat;
  29. };
  30. /* Seeq8003 receive status register */
  31. #define SEEQ_RSTAT_OVERF 0x001 /* Overflow */
  32. #define SEEQ_RSTAT_CERROR 0x002 /* CRC error */
  33. #define SEEQ_RSTAT_DERROR 0x004 /* Dribble error */
  34. #define SEEQ_RSTAT_SFRAME 0x008 /* Short frame */
  35. #define SEEQ_RSTAT_REOF 0x010 /* Received end of frame */
  36. #define SEEQ_RSTAT_FIG 0x020 /* Frame is good */
  37. #define SEEQ_RSTAT_TIMEO 0x040 /* Timeout, or late receive */
  38. #define SEEQ_RSTAT_WHICH 0x080 /* Which status, 1=old 0=new */
  39. #define SEEQ_RSTAT_LITTLE 0x100 /* DMA is done in little endian format */
  40. #define SEEQ_RSTAT_SDMA 0x200 /* DMA has started */
  41. #define SEEQ_RSTAT_ADMA 0x400 /* DMA is active */
  42. #define SEEQ_RSTAT_ROVERF 0x800 /* Receive buffer overflow */
  43. /* Seeq8003 receive command register */
  44. #define SEEQ_RCMD_RDISAB 0x000 /* Disable receiver on the Seeq8003 */
  45. #define SEEQ_RCMD_IOVERF 0x001 /* IRQ on buffer overflows */
  46. #define SEEQ_RCMD_ICRC 0x002 /* IRQ on CRC errors */
  47. #define SEEQ_RCMD_IDRIB 0x004 /* IRQ on dribble errors */
  48. #define SEEQ_RCMD_ISHORT 0x008 /* IRQ on short frames */
  49. #define SEEQ_RCMD_IEOF 0x010 /* IRQ on end of frame */
  50. #define SEEQ_RCMD_IGOOD 0x020 /* IRQ on good frames */
  51. #define SEEQ_RCMD_RANY 0x040 /* Receive any frame */
  52. #define SEEQ_RCMD_RBCAST 0x080 /* Receive broadcasts */
  53. #define SEEQ_RCMD_RBMCAST 0x0c0 /* Receive broadcasts/multicasts */
  54. /* Seeq8003 transmit status register */
  55. #define SEEQ_TSTAT_UFLOW 0x001 /* Transmit buffer underflow */
  56. #define SEEQ_TSTAT_CLS 0x002 /* Collision detected */
  57. #define SEEQ_TSTAT_R16 0x004 /* Did 16 retries to tx a frame */
  58. #define SEEQ_TSTAT_PTRANS 0x008 /* Packet was transmitted ok */
  59. #define SEEQ_TSTAT_LCLS 0x010 /* Late collision occurred */
  60. #define SEEQ_TSTAT_WHICH 0x080 /* Which status, 1=old 0=new */
  61. #define SEEQ_TSTAT_TLE 0x100 /* DMA is done in little endian format */
  62. #define SEEQ_TSTAT_SDMA 0x200 /* DMA has started */
  63. #define SEEQ_TSTAT_ADMA 0x400 /* DMA is active */
  64. /* Seeq8003 transmit command register */
  65. #define SEEQ_TCMD_RB0 0x00 /* Register bank zero w/station addr */
  66. #define SEEQ_TCMD_IUF 0x01 /* IRQ on tx underflow */
  67. #define SEEQ_TCMD_IC 0x02 /* IRQ on collisions */
  68. #define SEEQ_TCMD_I16 0x04 /* IRQ after 16 failed attempts to tx frame */
  69. #define SEEQ_TCMD_IPT 0x08 /* IRQ when packet successfully transmitted */
  70. #define SEEQ_TCMD_RB1 0x20 /* Register bank one w/multi-cast low byte */
  71. #define SEEQ_TCMD_RB2 0x40 /* Register bank two w/multi-cast high byte */
  72. /* Seeq8003 control register */
  73. #define SEEQ_CTRL_XCNT 0x01
  74. #define SEEQ_CTRL_ACCNT 0x02
  75. #define SEEQ_CTRL_SFLAG 0x04
  76. #define SEEQ_CTRL_EMULTI 0x08
  77. #define SEEQ_CTRL_ESHORT 0x10
  78. #define SEEQ_CTRL_ENCARR 0x20
  79. /* Seeq8003 control registers on the SGI Hollywood HPC. */
  80. #define SEEQ_HPIO_P1BITS 0x00000001 /* cycles to stay in P1 phase for PIO */
  81. #define SEEQ_HPIO_P2BITS 0x00000060 /* cycles to stay in P2 phase for PIO */
  82. #define SEEQ_HPIO_P3BITS 0x00000100 /* cycles to stay in P3 phase for PIO */
  83. #define SEEQ_HDMA_D1BITS 0x00000006 /* cycles to stay in D1 phase for DMA */
  84. #define SEEQ_HDMA_D2BITS 0x00000020 /* cycles to stay in D2 phase for DMA */
  85. #define SEEQ_HDMA_D3BITS 0x00000000 /* cycles to stay in D3 phase for DMA */
  86. #define SEEQ_HDMA_TIMEO 0x00030000 /* cycles for DMA timeout */
  87. #define SEEQ_HCTL_NORM 0x00000000 /* Normal operation mode */
  88. #define SEEQ_HCTL_RESET 0x00000001 /* Reset Seeq8003 and HPC interface */
  89. #define SEEQ_HCTL_IPEND 0x00000002 /* IRQ is pending for the chip */
  90. #define SEEQ_HCTL_IPG 0x00001000 /* Inter-packet gap */
  91. #define SEEQ_HCTL_RFIX 0x00002000 /* At rxdc, clear end-of-packet */
  92. #define SEEQ_HCTL_EFIX 0x00004000 /* fixes intr status bit settings */
  93. #define SEEQ_HCTL_IFIX 0x00008000 /* enable startup timeouts */
  94. #endif /* !(_SGISEEQ_H) */