ocelot_qs.h 3.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
  2. /*
  3. * Microsemi Ocelot Switch driver
  4. *
  5. * Copyright (c) 2017 Microsemi Corporation
  6. */
  7. #ifndef _MSCC_OCELOT_QS_H_
  8. #define _MSCC_OCELOT_QS_H_
  9. /* TODO handle BE */
  10. #define XTR_EOF_0 0x00000080U
  11. #define XTR_EOF_1 0x01000080U
  12. #define XTR_EOF_2 0x02000080U
  13. #define XTR_EOF_3 0x03000080U
  14. #define XTR_PRUNED 0x04000080U
  15. #define XTR_ABORT 0x05000080U
  16. #define XTR_ESCAPE 0x06000080U
  17. #define XTR_NOT_READY 0x07000080U
  18. #define XTR_VALID_BYTES(x) (4 - (((x) >> 24) & 3))
  19. #define QS_XTR_GRP_CFG_RSZ 0x4
  20. #define QS_XTR_GRP_CFG_MODE(x) (((x) << 2) & GENMASK(3, 2))
  21. #define QS_XTR_GRP_CFG_MODE_M GENMASK(3, 2)
  22. #define QS_XTR_GRP_CFG_MODE_X(x) (((x) & GENMASK(3, 2)) >> 2)
  23. #define QS_XTR_GRP_CFG_STATUS_WORD_POS BIT(1)
  24. #define QS_XTR_GRP_CFG_BYTE_SWAP BIT(0)
  25. #define QS_XTR_RD_RSZ 0x4
  26. #define QS_XTR_FRM_PRUNING_RSZ 0x4
  27. #define QS_XTR_CFG_DP_WM(x) (((x) << 5) & GENMASK(7, 5))
  28. #define QS_XTR_CFG_DP_WM_M GENMASK(7, 5)
  29. #define QS_XTR_CFG_DP_WM_X(x) (((x) & GENMASK(7, 5)) >> 5)
  30. #define QS_XTR_CFG_SCH_WM(x) (((x) << 2) & GENMASK(4, 2))
  31. #define QS_XTR_CFG_SCH_WM_M GENMASK(4, 2)
  32. #define QS_XTR_CFG_SCH_WM_X(x) (((x) & GENMASK(4, 2)) >> 2)
  33. #define QS_XTR_CFG_OFLW_ERR_STICKY(x) ((x) & GENMASK(1, 0))
  34. #define QS_XTR_CFG_OFLW_ERR_STICKY_M GENMASK(1, 0)
  35. #define QS_INJ_GRP_CFG_RSZ 0x4
  36. #define QS_INJ_GRP_CFG_MODE(x) (((x) << 2) & GENMASK(3, 2))
  37. #define QS_INJ_GRP_CFG_MODE_M GENMASK(3, 2)
  38. #define QS_INJ_GRP_CFG_MODE_X(x) (((x) & GENMASK(3, 2)) >> 2)
  39. #define QS_INJ_GRP_CFG_BYTE_SWAP BIT(0)
  40. #define QS_INJ_WR_RSZ 0x4
  41. #define QS_INJ_CTRL_RSZ 0x4
  42. #define QS_INJ_CTRL_GAP_SIZE(x) (((x) << 21) & GENMASK(24, 21))
  43. #define QS_INJ_CTRL_GAP_SIZE_M GENMASK(24, 21)
  44. #define QS_INJ_CTRL_GAP_SIZE_X(x) (((x) & GENMASK(24, 21)) >> 21)
  45. #define QS_INJ_CTRL_ABORT BIT(20)
  46. #define QS_INJ_CTRL_EOF BIT(19)
  47. #define QS_INJ_CTRL_SOF BIT(18)
  48. #define QS_INJ_CTRL_VLD_BYTES(x) (((x) << 16) & GENMASK(17, 16))
  49. #define QS_INJ_CTRL_VLD_BYTES_M GENMASK(17, 16)
  50. #define QS_INJ_CTRL_VLD_BYTES_X(x) (((x) & GENMASK(17, 16)) >> 16)
  51. #define QS_INJ_STATUS_WMARK_REACHED(x) (((x) << 4) & GENMASK(5, 4))
  52. #define QS_INJ_STATUS_WMARK_REACHED_M GENMASK(5, 4)
  53. #define QS_INJ_STATUS_WMARK_REACHED_X(x) (((x) & GENMASK(5, 4)) >> 4)
  54. #define QS_INJ_STATUS_FIFO_RDY(x) (((x) << 2) & GENMASK(3, 2))
  55. #define QS_INJ_STATUS_FIFO_RDY_M GENMASK(3, 2)
  56. #define QS_INJ_STATUS_FIFO_RDY_X(x) (((x) & GENMASK(3, 2)) >> 2)
  57. #define QS_INJ_STATUS_INJ_IN_PROGRESS(x) ((x) & GENMASK(1, 0))
  58. #define QS_INJ_STATUS_INJ_IN_PROGRESS_M GENMASK(1, 0)
  59. #define QS_INJ_ERR_RSZ 0x4
  60. #define QS_INJ_ERR_ABORT_ERR_STICKY BIT(1)
  61. #define QS_INJ_ERR_WR_ERR_STICKY BIT(0)
  62. #endif