hns3_enet.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. // Copyright (c) 2016-2017 Hisilicon Limited.
  3. #ifndef __HNS3_ENET_H
  4. #define __HNS3_ENET_H
  5. #include <linux/if_vlan.h>
  6. #include "hnae3.h"
  7. #define HNS3_MOD_VERSION "1.0"
  8. extern const char hns3_driver_version[];
  9. enum hns3_nic_state {
  10. HNS3_NIC_STATE_TESTING,
  11. HNS3_NIC_STATE_RESETTING,
  12. HNS3_NIC_STATE_INITED,
  13. HNS3_NIC_STATE_DOWN,
  14. HNS3_NIC_STATE_DISABLED,
  15. HNS3_NIC_STATE_REMOVING,
  16. HNS3_NIC_STATE_SERVICE_INITED,
  17. HNS3_NIC_STATE_SERVICE_SCHED,
  18. HNS3_NIC_STATE2_RESET_REQUESTED,
  19. HNS3_NIC_STATE_MAX
  20. };
  21. #define HNS3_RING_RX_RING_BASEADDR_L_REG 0x00000
  22. #define HNS3_RING_RX_RING_BASEADDR_H_REG 0x00004
  23. #define HNS3_RING_RX_RING_BD_NUM_REG 0x00008
  24. #define HNS3_RING_RX_RING_BD_LEN_REG 0x0000C
  25. #define HNS3_RING_RX_RING_TAIL_REG 0x00018
  26. #define HNS3_RING_RX_RING_HEAD_REG 0x0001C
  27. #define HNS3_RING_RX_RING_FBDNUM_REG 0x00020
  28. #define HNS3_RING_RX_RING_PKTNUM_RECORD_REG 0x0002C
  29. #define HNS3_RING_TX_RING_BASEADDR_L_REG 0x00040
  30. #define HNS3_RING_TX_RING_BASEADDR_H_REG 0x00044
  31. #define HNS3_RING_TX_RING_BD_NUM_REG 0x00048
  32. #define HNS3_RING_TX_RING_TC_REG 0x00050
  33. #define HNS3_RING_TX_RING_TAIL_REG 0x00058
  34. #define HNS3_RING_TX_RING_HEAD_REG 0x0005C
  35. #define HNS3_RING_TX_RING_FBDNUM_REG 0x00060
  36. #define HNS3_RING_TX_RING_OFFSET_REG 0x00064
  37. #define HNS3_RING_TX_RING_EBDNUM_REG 0x00068
  38. #define HNS3_RING_TX_RING_PKTNUM_RECORD_REG 0x0006C
  39. #define HNS3_RING_TX_RING_EBD_OFFSET_REG 0x00070
  40. #define HNS3_RING_TX_RING_BD_ERR_REG 0x00074
  41. #define HNS3_RING_PREFETCH_EN_REG 0x0007C
  42. #define HNS3_RING_CFG_VF_NUM_REG 0x00080
  43. #define HNS3_RING_ASID_REG 0x0008C
  44. #define HNS3_RING_EN_REG 0x00090
  45. #define HNS3_RING_T0_BE_RST 0x00094
  46. #define HNS3_RING_COULD_BE_RST 0x00098
  47. #define HNS3_RING_WRR_WEIGHT_REG 0x0009c
  48. #define HNS3_RING_INTMSK_RXWL_REG 0x000A0
  49. #define HNS3_RING_INTSTS_RX_RING_REG 0x000A4
  50. #define HNS3_RX_RING_INT_STS_REG 0x000A8
  51. #define HNS3_RING_INTMSK_TXWL_REG 0x000AC
  52. #define HNS3_RING_INTSTS_TX_RING_REG 0x000B0
  53. #define HNS3_TX_RING_INT_STS_REG 0x000B4
  54. #define HNS3_RING_INTMSK_RX_OVERTIME_REG 0x000B8
  55. #define HNS3_RING_INTSTS_RX_OVERTIME_REG 0x000BC
  56. #define HNS3_RING_INTMSK_TX_OVERTIME_REG 0x000C4
  57. #define HNS3_RING_INTSTS_TX_OVERTIME_REG 0x000C8
  58. #define HNS3_RING_MB_CTRL_REG 0x00100
  59. #define HNS3_RING_MB_DATA_BASE_REG 0x00200
  60. #define HNS3_TX_REG_OFFSET 0x40
  61. #define HNS3_RX_HEAD_SIZE 256
  62. #define HNS3_TX_TIMEOUT (5 * HZ)
  63. #define HNS3_RING_NAME_LEN 16
  64. #define HNS3_BUFFER_SIZE_2048 2048
  65. #define HNS3_RING_MAX_PENDING 32760
  66. #define HNS3_RING_MIN_PENDING 24
  67. #define HNS3_RING_BD_MULTIPLE 8
  68. /* max frame size of mac */
  69. #define HNS3_MAC_MAX_FRAME 9728
  70. #define HNS3_MAX_MTU \
  71. (HNS3_MAC_MAX_FRAME - (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN))
  72. #define HNS3_BD_SIZE_512_TYPE 0
  73. #define HNS3_BD_SIZE_1024_TYPE 1
  74. #define HNS3_BD_SIZE_2048_TYPE 2
  75. #define HNS3_BD_SIZE_4096_TYPE 3
  76. #define HNS3_RX_FLAG_VLAN_PRESENT 0x1
  77. #define HNS3_RX_FLAG_L3ID_IPV4 0x0
  78. #define HNS3_RX_FLAG_L3ID_IPV6 0x1
  79. #define HNS3_RX_FLAG_L4ID_UDP 0x0
  80. #define HNS3_RX_FLAG_L4ID_TCP 0x1
  81. #define HNS3_RXD_DMAC_S 0
  82. #define HNS3_RXD_DMAC_M (0x3 << HNS3_RXD_DMAC_S)
  83. #define HNS3_RXD_VLAN_S 2
  84. #define HNS3_RXD_VLAN_M (0x3 << HNS3_RXD_VLAN_S)
  85. #define HNS3_RXD_L3ID_S 4
  86. #define HNS3_RXD_L3ID_M (0xf << HNS3_RXD_L3ID_S)
  87. #define HNS3_RXD_L4ID_S 8
  88. #define HNS3_RXD_L4ID_M (0xf << HNS3_RXD_L4ID_S)
  89. #define HNS3_RXD_FRAG_B 12
  90. #define HNS3_RXD_STRP_TAGP_S 13
  91. #define HNS3_RXD_STRP_TAGP_M (0x3 << HNS3_RXD_STRP_TAGP_S)
  92. #define HNS3_RXD_L2E_B 16
  93. #define HNS3_RXD_L3E_B 17
  94. #define HNS3_RXD_L4E_B 18
  95. #define HNS3_RXD_TRUNCAT_B 19
  96. #define HNS3_RXD_HOI_B 20
  97. #define HNS3_RXD_DOI_B 21
  98. #define HNS3_RXD_OL3E_B 22
  99. #define HNS3_RXD_OL4E_B 23
  100. #define HNS3_RXD_GRO_COUNT_S 24
  101. #define HNS3_RXD_GRO_COUNT_M (0x3f << HNS3_RXD_GRO_COUNT_S)
  102. #define HNS3_RXD_GRO_FIXID_B 30
  103. #define HNS3_RXD_GRO_ECN_B 31
  104. #define HNS3_RXD_ODMAC_S 0
  105. #define HNS3_RXD_ODMAC_M (0x3 << HNS3_RXD_ODMAC_S)
  106. #define HNS3_RXD_OVLAN_S 2
  107. #define HNS3_RXD_OVLAN_M (0x3 << HNS3_RXD_OVLAN_S)
  108. #define HNS3_RXD_OL3ID_S 4
  109. #define HNS3_RXD_OL3ID_M (0xf << HNS3_RXD_OL3ID_S)
  110. #define HNS3_RXD_OL4ID_S 8
  111. #define HNS3_RXD_OL4ID_M (0xf << HNS3_RXD_OL4ID_S)
  112. #define HNS3_RXD_FBHI_S 12
  113. #define HNS3_RXD_FBHI_M (0x3 << HNS3_RXD_FBHI_S)
  114. #define HNS3_RXD_FBLI_S 14
  115. #define HNS3_RXD_FBLI_M (0x3 << HNS3_RXD_FBLI_S)
  116. #define HNS3_RXD_BDTYPE_S 0
  117. #define HNS3_RXD_BDTYPE_M (0xf << HNS3_RXD_BDTYPE_S)
  118. #define HNS3_RXD_VLD_B 4
  119. #define HNS3_RXD_UDP0_B 5
  120. #define HNS3_RXD_EXTEND_B 7
  121. #define HNS3_RXD_FE_B 8
  122. #define HNS3_RXD_LUM_B 9
  123. #define HNS3_RXD_CRCP_B 10
  124. #define HNS3_RXD_L3L4P_B 11
  125. #define HNS3_RXD_TSIND_S 12
  126. #define HNS3_RXD_TSIND_M (0x7 << HNS3_RXD_TSIND_S)
  127. #define HNS3_RXD_LKBK_B 15
  128. #define HNS3_RXD_GRO_SIZE_S 16
  129. #define HNS3_RXD_GRO_SIZE_M (0x3fff << HNS3_RXD_GRO_SIZE_S)
  130. #define HNS3_TXD_L3T_S 0
  131. #define HNS3_TXD_L3T_M (0x3 << HNS3_TXD_L3T_S)
  132. #define HNS3_TXD_L4T_S 2
  133. #define HNS3_TXD_L4T_M (0x3 << HNS3_TXD_L4T_S)
  134. #define HNS3_TXD_L3CS_B 4
  135. #define HNS3_TXD_L4CS_B 5
  136. #define HNS3_TXD_VLAN_B 6
  137. #define HNS3_TXD_TSO_B 7
  138. #define HNS3_TXD_L2LEN_S 8
  139. #define HNS3_TXD_L2LEN_M (0xff << HNS3_TXD_L2LEN_S)
  140. #define HNS3_TXD_L3LEN_S 16
  141. #define HNS3_TXD_L3LEN_M (0xff << HNS3_TXD_L3LEN_S)
  142. #define HNS3_TXD_L4LEN_S 24
  143. #define HNS3_TXD_L4LEN_M (0xff << HNS3_TXD_L4LEN_S)
  144. #define HNS3_TXD_OL3T_S 0
  145. #define HNS3_TXD_OL3T_M (0x3 << HNS3_TXD_OL3T_S)
  146. #define HNS3_TXD_OVLAN_B 2
  147. #define HNS3_TXD_MACSEC_B 3
  148. #define HNS3_TXD_TUNTYPE_S 4
  149. #define HNS3_TXD_TUNTYPE_M (0xf << HNS3_TXD_TUNTYPE_S)
  150. #define HNS3_TXD_BDTYPE_S 0
  151. #define HNS3_TXD_BDTYPE_M (0xf << HNS3_TXD_BDTYPE_S)
  152. #define HNS3_TXD_FE_B 4
  153. #define HNS3_TXD_SC_S 5
  154. #define HNS3_TXD_SC_M (0x3 << HNS3_TXD_SC_S)
  155. #define HNS3_TXD_EXTEND_B 7
  156. #define HNS3_TXD_VLD_B 8
  157. #define HNS3_TXD_RI_B 9
  158. #define HNS3_TXD_RA_B 10
  159. #define HNS3_TXD_TSYN_B 11
  160. #define HNS3_TXD_DECTTL_S 12
  161. #define HNS3_TXD_DECTTL_M (0xf << HNS3_TXD_DECTTL_S)
  162. #define HNS3_TXD_MSS_S 0
  163. #define HNS3_TXD_MSS_M (0x3fff << HNS3_TXD_MSS_S)
  164. #define HNS3_TX_LAST_SIZE_M 0xffff
  165. #define HNS3_VECTOR_TX_IRQ BIT_ULL(0)
  166. #define HNS3_VECTOR_RX_IRQ BIT_ULL(1)
  167. #define HNS3_VECTOR_NOT_INITED 0
  168. #define HNS3_VECTOR_INITED 1
  169. #define HNS3_MAX_BD_SIZE 65535
  170. #define HNS3_MAX_BD_NUM_NORMAL 8
  171. #define HNS3_MAX_BD_NUM_TSO 63
  172. #define HNS3_MAX_BD_PER_PKT MAX_SKB_FRAGS
  173. #define HNS3_VECTOR_GL0_OFFSET 0x100
  174. #define HNS3_VECTOR_GL1_OFFSET 0x200
  175. #define HNS3_VECTOR_GL2_OFFSET 0x300
  176. #define HNS3_VECTOR_RL_OFFSET 0x900
  177. #define HNS3_VECTOR_RL_EN_B 6
  178. #define HNS3_RING_EN_B 0
  179. enum hns3_pkt_l2t_type {
  180. HNS3_L2_TYPE_UNICAST,
  181. HNS3_L2_TYPE_MULTICAST,
  182. HNS3_L2_TYPE_BROADCAST,
  183. HNS3_L2_TYPE_INVALID,
  184. };
  185. enum hns3_pkt_l3t_type {
  186. HNS3_L3T_NONE,
  187. HNS3_L3T_IPV6,
  188. HNS3_L3T_IPV4,
  189. HNS3_L3T_RESERVED
  190. };
  191. enum hns3_pkt_l4t_type {
  192. HNS3_L4T_UNKNOWN,
  193. HNS3_L4T_TCP,
  194. HNS3_L4T_UDP,
  195. HNS3_L4T_SCTP
  196. };
  197. enum hns3_pkt_ol3t_type {
  198. HNS3_OL3T_NONE,
  199. HNS3_OL3T_IPV6,
  200. HNS3_OL3T_IPV4_NO_CSUM,
  201. HNS3_OL3T_IPV4_CSUM
  202. };
  203. enum hns3_pkt_tun_type {
  204. HNS3_TUN_NONE,
  205. HNS3_TUN_MAC_IN_UDP,
  206. HNS3_TUN_NVGRE,
  207. HNS3_TUN_OTHER
  208. };
  209. /* hardware spec ring buffer format */
  210. struct __packed hns3_desc {
  211. __le64 addr;
  212. union {
  213. struct {
  214. __le16 vlan_tag;
  215. __le16 send_size;
  216. union {
  217. __le32 type_cs_vlan_tso_len;
  218. struct {
  219. __u8 type_cs_vlan_tso;
  220. __u8 l2_len;
  221. __u8 l3_len;
  222. __u8 l4_len;
  223. };
  224. };
  225. __le16 outer_vlan_tag;
  226. __le16 tv;
  227. union {
  228. __le32 ol_type_vlan_len_msec;
  229. struct {
  230. __u8 ol_type_vlan_msec;
  231. __u8 ol2_len;
  232. __u8 ol3_len;
  233. __u8 ol4_len;
  234. };
  235. };
  236. __le32 paylen;
  237. __le16 bdtp_fe_sc_vld_ra_ri;
  238. __le16 mss;
  239. } tx;
  240. struct {
  241. __le32 l234_info;
  242. __le16 pkt_len;
  243. __le16 size;
  244. __le32 rss_hash;
  245. __le16 fd_id;
  246. __le16 vlan_tag;
  247. union {
  248. __le32 ol_info;
  249. struct {
  250. __le16 o_dm_vlan_id_fb;
  251. __le16 ot_vlan_tag;
  252. };
  253. };
  254. __le32 bd_base_info;
  255. } rx;
  256. };
  257. };
  258. struct hns3_desc_cb {
  259. dma_addr_t dma; /* dma address of this desc */
  260. void *buf; /* cpu addr for a desc */
  261. /* priv data for the desc, e.g. skb when use with ip stack */
  262. void *priv;
  263. u32 page_offset;
  264. u32 length; /* length of the buffer */
  265. u16 reuse_flag;
  266. /* desc type, used by the ring user to mark the type of the priv data */
  267. u16 type;
  268. };
  269. enum hns3_pkt_l3type {
  270. HNS3_L3_TYPE_IPV4,
  271. HNS3_L3_TYPE_IPV6,
  272. HNS3_L3_TYPE_ARP,
  273. HNS3_L3_TYPE_RARP,
  274. HNS3_L3_TYPE_IPV4_OPT,
  275. HNS3_L3_TYPE_IPV6_EXT,
  276. HNS3_L3_TYPE_LLDP,
  277. HNS3_L3_TYPE_BPDU,
  278. HNS3_L3_TYPE_MAC_PAUSE,
  279. HNS3_L3_TYPE_PFC_PAUSE,/* 0x9*/
  280. /* reserved for 0xA~0xB */
  281. HNS3_L3_TYPE_CNM = 0xc,
  282. /* reserved for 0xD~0xE */
  283. HNS3_L3_TYPE_PARSE_FAIL = 0xf /* must be last */
  284. };
  285. enum hns3_pkt_l4type {
  286. HNS3_L4_TYPE_UDP,
  287. HNS3_L4_TYPE_TCP,
  288. HNS3_L4_TYPE_GRE,
  289. HNS3_L4_TYPE_SCTP,
  290. HNS3_L4_TYPE_IGMP,
  291. HNS3_L4_TYPE_ICMP,
  292. /* reserved for 0x6~0xE */
  293. HNS3_L4_TYPE_PARSE_FAIL = 0xf /* must be last */
  294. };
  295. enum hns3_pkt_ol3type {
  296. HNS3_OL3_TYPE_IPV4 = 0,
  297. HNS3_OL3_TYPE_IPV6,
  298. /* reserved for 0x2~0x3 */
  299. HNS3_OL3_TYPE_IPV4_OPT = 4,
  300. HNS3_OL3_TYPE_IPV6_EXT,
  301. /* reserved for 0x6~0xE */
  302. HNS3_OL3_TYPE_PARSE_FAIL = 0xf /* must be last */
  303. };
  304. enum hns3_pkt_ol4type {
  305. HNS3_OL4_TYPE_NO_TUN,
  306. HNS3_OL4_TYPE_MAC_IN_UDP,
  307. HNS3_OL4_TYPE_NVGRE,
  308. HNS3_OL4_TYPE_UNKNOWN
  309. };
  310. struct ring_stats {
  311. u64 io_err_cnt;
  312. u64 sw_err_cnt;
  313. u64 seg_pkt_cnt;
  314. union {
  315. struct {
  316. u64 tx_pkts;
  317. u64 tx_bytes;
  318. u64 tx_err_cnt;
  319. u64 restart_queue;
  320. u64 tx_busy;
  321. u64 tx_copy;
  322. u64 tx_vlan_err;
  323. u64 tx_l4_proto_err;
  324. u64 tx_l2l3l4_err;
  325. u64 tx_tso_err;
  326. };
  327. struct {
  328. u64 rx_pkts;
  329. u64 rx_bytes;
  330. u64 rx_err_cnt;
  331. u64 reuse_pg_cnt;
  332. u64 err_pkt_len;
  333. u64 err_bd_num;
  334. u64 l2_err;
  335. u64 l3l4_csum_err;
  336. u64 rx_multicast;
  337. u64 non_reuse_pg;
  338. };
  339. };
  340. };
  341. struct hns3_enet_ring {
  342. u8 __iomem *io_base; /* base io address for the ring */
  343. struct hns3_desc *desc; /* dma map address space */
  344. struct hns3_desc_cb *desc_cb;
  345. struct hns3_enet_ring *next;
  346. struct hns3_enet_tqp_vector *tqp_vector;
  347. struct hnae3_queue *tqp;
  348. struct device *dev; /* will be used for DMA mapping of descriptors */
  349. /* statistic */
  350. struct ring_stats stats;
  351. struct u64_stats_sync syncp;
  352. dma_addr_t desc_dma_addr;
  353. u32 buf_size; /* size for hnae_desc->addr, preset by AE */
  354. u16 desc_num; /* total number of desc */
  355. int next_to_use; /* idx of next spare desc */
  356. /* idx of lastest sent desc, the ring is empty when equal to
  357. * next_to_use
  358. */
  359. int next_to_clean;
  360. u32 pull_len; /* head length for current packet */
  361. u32 frag_num;
  362. unsigned char *va; /* first buffer address for current packet */
  363. u32 flag; /* ring attribute */
  364. int pending_buf;
  365. struct sk_buff *skb;
  366. struct sk_buff *tail_skb;
  367. };
  368. struct hns_queue;
  369. struct hns3_nic_ring_data {
  370. struct hns3_enet_ring *ring;
  371. struct napi_struct napi;
  372. int queue_index;
  373. int (*poll_one)(struct hns3_nic_ring_data *, int, void *);
  374. void (*ex_process)(struct hns3_nic_ring_data *, struct sk_buff *);
  375. void (*fini_process)(struct hns3_nic_ring_data *);
  376. };
  377. enum hns3_flow_level_range {
  378. HNS3_FLOW_LOW = 0,
  379. HNS3_FLOW_MID = 1,
  380. HNS3_FLOW_HIGH = 2,
  381. HNS3_FLOW_ULTRA = 3,
  382. };
  383. #define HNS3_INT_GL_MAX 0x1FE0
  384. #define HNS3_INT_GL_50K 0x0014
  385. #define HNS3_INT_GL_20K 0x0032
  386. #define HNS3_INT_GL_18K 0x0036
  387. #define HNS3_INT_GL_8K 0x007C
  388. #define HNS3_INT_RL_MAX 0x00EC
  389. #define HNS3_INT_RL_ENABLE_MASK 0x40
  390. struct hns3_enet_coalesce {
  391. u16 int_gl;
  392. u8 gl_adapt_enable;
  393. enum hns3_flow_level_range flow_level;
  394. };
  395. struct hns3_enet_ring_group {
  396. /* array of pointers to rings */
  397. struct hns3_enet_ring *ring;
  398. u64 total_bytes; /* total bytes processed this group */
  399. u64 total_packets; /* total packets processed this group */
  400. u16 count;
  401. struct hns3_enet_coalesce coal;
  402. };
  403. struct hns3_enet_tqp_vector {
  404. struct hnae3_handle *handle;
  405. u8 __iomem *mask_addr;
  406. int vector_irq;
  407. int irq_init_flag;
  408. u16 idx; /* index in the TQP vector array per handle. */
  409. struct napi_struct napi;
  410. struct hns3_enet_ring_group rx_group;
  411. struct hns3_enet_ring_group tx_group;
  412. cpumask_t affinity_mask;
  413. u16 num_tqps; /* total number of tqps in TQP vector */
  414. struct irq_affinity_notify affinity_notify;
  415. char name[HNAE3_INT_NAME_LEN];
  416. unsigned long last_jiffies;
  417. } ____cacheline_internodealigned_in_smp;
  418. enum hns3_udp_tnl_type {
  419. HNS3_UDP_TNL_VXLAN,
  420. HNS3_UDP_TNL_GENEVE,
  421. HNS3_UDP_TNL_MAX,
  422. };
  423. struct hns3_udp_tunnel {
  424. u16 dst_port;
  425. int used;
  426. };
  427. struct hns3_nic_priv {
  428. struct hnae3_handle *ae_handle;
  429. u32 enet_ver;
  430. u32 port_id;
  431. struct net_device *netdev;
  432. struct device *dev;
  433. /**
  434. * the cb for nic to manage the ring buffer, the first half of the
  435. * array is for tx_ring and vice versa for the second half
  436. */
  437. struct hns3_nic_ring_data *ring_data;
  438. struct hns3_enet_tqp_vector *tqp_vector;
  439. u16 vector_num;
  440. /* The most recently read link state */
  441. int link;
  442. u64 tx_timeout_count;
  443. unsigned long state;
  444. struct timer_list service_timer;
  445. struct work_struct service_task;
  446. struct notifier_block notifier_block;
  447. /* Vxlan/Geneve information */
  448. struct hns3_udp_tunnel udp_tnl[HNS3_UDP_TNL_MAX];
  449. struct hns3_enet_coalesce tx_coal;
  450. struct hns3_enet_coalesce rx_coal;
  451. };
  452. union l3_hdr_info {
  453. struct iphdr *v4;
  454. struct ipv6hdr *v6;
  455. unsigned char *hdr;
  456. };
  457. union l4_hdr_info {
  458. struct tcphdr *tcp;
  459. struct udphdr *udp;
  460. struct gre_base_hdr *gre;
  461. unsigned char *hdr;
  462. };
  463. struct hns3_hw_error_info {
  464. enum hnae3_hw_error_type type;
  465. const char *msg;
  466. };
  467. static inline int ring_space(struct hns3_enet_ring *ring)
  468. {
  469. /* This smp_load_acquire() pairs with smp_store_release() in
  470. * hns3_nic_reclaim_one_desc called by hns3_clean_tx_ring.
  471. */
  472. int begin = smp_load_acquire(&ring->next_to_clean);
  473. int end = READ_ONCE(ring->next_to_use);
  474. return ((end >= begin) ? (ring->desc_num - end + begin) :
  475. (begin - end)) - 1;
  476. }
  477. static inline int is_ring_empty(struct hns3_enet_ring *ring)
  478. {
  479. return ring->next_to_use == ring->next_to_clean;
  480. }
  481. static inline u32 hns3_read_reg(void __iomem *base, u32 reg)
  482. {
  483. return readl(base + reg);
  484. }
  485. static inline void hns3_write_reg(void __iomem *base, u32 reg, u32 value)
  486. {
  487. u8 __iomem *reg_addr = READ_ONCE(base);
  488. writel(value, reg_addr + reg);
  489. }
  490. static inline bool hns3_dev_ongoing_func_reset(struct hnae3_ae_dev *ae_dev)
  491. {
  492. return (ae_dev && (ae_dev->reset_type == HNAE3_FUNC_RESET ||
  493. ae_dev->reset_type == HNAE3_FLR_RESET ||
  494. ae_dev->reset_type == HNAE3_VF_FUNC_RESET ||
  495. ae_dev->reset_type == HNAE3_VF_FULL_RESET ||
  496. ae_dev->reset_type == HNAE3_VF_PF_FUNC_RESET));
  497. }
  498. #define hns3_read_dev(a, reg) \
  499. hns3_read_reg((a)->io_base, (reg))
  500. static inline bool hns3_nic_resetting(struct net_device *netdev)
  501. {
  502. struct hns3_nic_priv *priv = netdev_priv(netdev);
  503. return test_bit(HNS3_NIC_STATE_RESETTING, &priv->state);
  504. }
  505. #define hns3_write_dev(a, reg, value) \
  506. hns3_write_reg((a)->io_base, (reg), (value))
  507. #define hnae3_queue_xmit(tqp, buf_num) writel_relaxed(buf_num, \
  508. (tqp)->io_base + HNS3_RING_TX_RING_TAIL_REG)
  509. #define ring_to_dev(ring) ((ring)->dev)
  510. #define ring_to_dma_dir(ring) (HNAE3_IS_TX_RING(ring) ? \
  511. DMA_TO_DEVICE : DMA_FROM_DEVICE)
  512. #define tx_ring_data(priv, idx) ((priv)->ring_data[idx])
  513. #define hns3_buf_size(_ring) ((_ring)->buf_size)
  514. static inline unsigned int hns3_page_order(struct hns3_enet_ring *ring)
  515. {
  516. #if (PAGE_SIZE < 8192)
  517. if (ring->buf_size > (PAGE_SIZE / 2))
  518. return 1;
  519. #endif
  520. return 0;
  521. }
  522. #define hns3_page_size(_ring) (PAGE_SIZE << hns3_page_order(_ring))
  523. /* iterator for handling rings in ring group */
  524. #define hns3_for_each_ring(pos, head) \
  525. for (pos = (head).ring; pos; pos = pos->next)
  526. #define hns3_get_handle(ndev) \
  527. (((struct hns3_nic_priv *)netdev_priv(ndev))->ae_handle)
  528. #define hns3_gl_usec_to_reg(int_gl) (int_gl >> 1)
  529. #define hns3_gl_round_down(int_gl) round_down(int_gl, 2)
  530. #define hns3_rl_usec_to_reg(int_rl) (int_rl >> 2)
  531. #define hns3_rl_round_down(int_rl) round_down(int_rl, 4)
  532. void hns3_ethtool_set_ops(struct net_device *netdev);
  533. int hns3_set_channels(struct net_device *netdev,
  534. struct ethtool_channels *ch);
  535. void hns3_clean_tx_ring(struct hns3_enet_ring *ring);
  536. int hns3_init_all_ring(struct hns3_nic_priv *priv);
  537. int hns3_uninit_all_ring(struct hns3_nic_priv *priv);
  538. int hns3_nic_reset_all_ring(struct hnae3_handle *h);
  539. void hns3_fini_ring(struct hns3_enet_ring *ring);
  540. netdev_tx_t hns3_nic_net_xmit(struct sk_buff *skb, struct net_device *netdev);
  541. bool hns3_is_phys_func(struct pci_dev *pdev);
  542. int hns3_clean_rx_ring(
  543. struct hns3_enet_ring *ring, int budget,
  544. void (*rx_fn)(struct hns3_enet_ring *, struct sk_buff *));
  545. void hns3_set_vector_coalesce_rx_gl(struct hns3_enet_tqp_vector *tqp_vector,
  546. u32 gl_value);
  547. void hns3_set_vector_coalesce_tx_gl(struct hns3_enet_tqp_vector *tqp_vector,
  548. u32 gl_value);
  549. void hns3_set_vector_coalesce_rl(struct hns3_enet_tqp_vector *tqp_vector,
  550. u32 rl_value);
  551. void hns3_enable_vlan_filter(struct net_device *netdev, bool enable);
  552. int hns3_update_promisc_mode(struct net_device *netdev, u8 promisc_flags);
  553. #ifdef CONFIG_HNS3_DCB
  554. void hns3_dcbnl_setup(struct hnae3_handle *handle);
  555. #else
  556. static inline void hns3_dcbnl_setup(struct hnae3_handle *handle) {}
  557. #endif
  558. void hns3_dbg_init(struct hnae3_handle *handle);
  559. void hns3_dbg_uninit(struct hnae3_handle *handle);
  560. void hns3_dbg_register_debugfs(const char *debugfs_dir_name);
  561. void hns3_dbg_unregister_debugfs(void);
  562. #endif