mt7530.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
  4. */
  5. #ifndef __MT7530_H
  6. #define __MT7530_H
  7. #define MT7530_NUM_PORTS 7
  8. #define MT7530_CPU_PORT 6
  9. #define MT7530_NUM_FDB_RECORDS 2048
  10. #define MT7530_ALL_MEMBERS 0xff
  11. enum {
  12. ID_MT7530 = 0,
  13. ID_MT7621 = 1,
  14. };
  15. #define NUM_TRGMII_CTRL 5
  16. #define TRGMII_BASE(x) (0x10000 + (x))
  17. /* Registers to ethsys access */
  18. #define ETHSYS_CLKCFG0 0x2c
  19. #define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
  20. #define SYSC_REG_RSTCTRL 0x34
  21. #define RESET_MCM BIT(2)
  22. /* Registers to mac forward control for unknown frames */
  23. #define MT7530_MFC 0x10
  24. #define BC_FFP(x) (((x) & 0xff) << 24)
  25. #define UNM_FFP(x) (((x) & 0xff) << 16)
  26. #define UNM_FFP_MASK UNM_FFP(~0)
  27. #define UNU_FFP(x) (((x) & 0xff) << 8)
  28. #define UNU_FFP_MASK UNU_FFP(~0)
  29. #define CPU_EN BIT(7)
  30. #define CPU_PORT(x) ((x) << 4)
  31. #define CPU_MASK (0xf << 4)
  32. /* Registers for address table access */
  33. #define MT7530_ATA1 0x74
  34. #define STATIC_EMP 0
  35. #define STATIC_ENT 3
  36. #define MT7530_ATA2 0x78
  37. /* Register for address table write data */
  38. #define MT7530_ATWD 0x7c
  39. /* Register for address table control */
  40. #define MT7530_ATC 0x80
  41. #define ATC_HASH (((x) & 0xfff) << 16)
  42. #define ATC_BUSY BIT(15)
  43. #define ATC_SRCH_END BIT(14)
  44. #define ATC_SRCH_HIT BIT(13)
  45. #define ATC_INVALID BIT(12)
  46. #define ATC_MAT(x) (((x) & 0xf) << 8)
  47. #define ATC_MAT_MACTAB ATC_MAT(0)
  48. enum mt7530_fdb_cmd {
  49. MT7530_FDB_READ = 0,
  50. MT7530_FDB_WRITE = 1,
  51. MT7530_FDB_FLUSH = 2,
  52. MT7530_FDB_START = 4,
  53. MT7530_FDB_NEXT = 5,
  54. };
  55. /* Registers for table search read address */
  56. #define MT7530_TSRA1 0x84
  57. #define MAC_BYTE_0 24
  58. #define MAC_BYTE_1 16
  59. #define MAC_BYTE_2 8
  60. #define MAC_BYTE_3 0
  61. #define MAC_BYTE_MASK 0xff
  62. #define MT7530_TSRA2 0x88
  63. #define MAC_BYTE_4 24
  64. #define MAC_BYTE_5 16
  65. #define CVID 0
  66. #define CVID_MASK 0xfff
  67. #define MT7530_ATRD 0x8C
  68. #define AGE_TIMER 24
  69. #define AGE_TIMER_MASK 0xff
  70. #define PORT_MAP 4
  71. #define PORT_MAP_MASK 0xff
  72. #define ENT_STATUS 2
  73. #define ENT_STATUS_MASK 0x3
  74. /* Register for vlan table control */
  75. #define MT7530_VTCR 0x90
  76. #define VTCR_BUSY BIT(31)
  77. #define VTCR_INVALID BIT(16)
  78. #define VTCR_FUNC(x) (((x) & 0xf) << 12)
  79. #define VTCR_VID ((x) & 0xfff)
  80. enum mt7530_vlan_cmd {
  81. /* Read/Write the specified VID entry from VAWD register based
  82. * on VID.
  83. */
  84. MT7530_VTCR_RD_VID = 0,
  85. MT7530_VTCR_WR_VID = 1,
  86. };
  87. /* Register for setup vlan and acl write data */
  88. #define MT7530_VAWD1 0x94
  89. #define PORT_STAG BIT(31)
  90. /* Independent VLAN Learning */
  91. #define IVL_MAC BIT(30)
  92. /* Per VLAN Egress Tag Control */
  93. #define VTAG_EN BIT(28)
  94. /* VLAN Member Control */
  95. #define PORT_MEM(x) (((x) & 0xff) << 16)
  96. /* VLAN Entry Valid */
  97. #define VLAN_VALID BIT(0)
  98. #define PORT_MEM_SHFT 16
  99. #define PORT_MEM_MASK 0xff
  100. #define MT7530_VAWD2 0x98
  101. /* Egress Tag Control */
  102. #define ETAG_CTRL_P(p, x) (((x) & 0x3) << ((p) << 1))
  103. #define ETAG_CTRL_P_MASK(p) ETAG_CTRL_P(p, 3)
  104. enum mt7530_vlan_egress_attr {
  105. MT7530_VLAN_EGRESS_UNTAG = 0,
  106. MT7530_VLAN_EGRESS_TAG = 2,
  107. MT7530_VLAN_EGRESS_STACK = 3,
  108. };
  109. /* Register for port STP state control */
  110. #define MT7530_SSP_P(x) (0x2000 + ((x) * 0x100))
  111. #define FID_PST(x) ((x) & 0x3)
  112. #define FID_PST_MASK FID_PST(0x3)
  113. enum mt7530_stp_state {
  114. MT7530_STP_DISABLED = 0,
  115. MT7530_STP_BLOCKING = 1,
  116. MT7530_STP_LISTENING = 1,
  117. MT7530_STP_LEARNING = 2,
  118. MT7530_STP_FORWARDING = 3
  119. };
  120. /* Register for port control */
  121. #define MT7530_PCR_P(x) (0x2004 + ((x) * 0x100))
  122. #define PORT_VLAN(x) ((x) & 0x3)
  123. enum mt7530_port_mode {
  124. /* Port Matrix Mode: Frames are forwarded by the PCR_MATRIX members. */
  125. MT7530_PORT_MATRIX_MODE = PORT_VLAN(0),
  126. /* Fallback Mode: Forward received frames with ingress ports that do
  127. * not belong to the VLAN member. Frames whose VID is not listed on
  128. * the VLAN table are forwarded by the PCR_MATRIX members.
  129. */
  130. MT7530_PORT_FALLBACK_MODE = PORT_VLAN(1),
  131. /* Security Mode: Discard any frame due to ingress membership
  132. * violation or VID missed on the VLAN table.
  133. */
  134. MT7530_PORT_SECURITY_MODE = PORT_VLAN(3),
  135. };
  136. #define PCR_MATRIX(x) (((x) & 0xff) << 16)
  137. #define PORT_PRI(x) (((x) & 0x7) << 24)
  138. #define EG_TAG(x) (((x) & 0x3) << 28)
  139. #define PCR_MATRIX_MASK PCR_MATRIX(0xff)
  140. #define PCR_MATRIX_CLR PCR_MATRIX(0)
  141. #define PCR_PORT_VLAN_MASK PORT_VLAN(3)
  142. /* Register for port security control */
  143. #define MT7530_PSC_P(x) (0x200c + ((x) * 0x100))
  144. #define SA_DIS BIT(4)
  145. /* Register for port vlan control */
  146. #define MT7530_PVC_P(x) (0x2010 + ((x) * 0x100))
  147. #define PORT_SPEC_TAG BIT(5)
  148. #define PVC_EG_TAG(x) (((x) & 0x7) << 8)
  149. #define PVC_EG_TAG_MASK PVC_EG_TAG(7)
  150. #define VLAN_ATTR(x) (((x) & 0x3) << 6)
  151. #define VLAN_ATTR_MASK VLAN_ATTR(3)
  152. enum mt7530_vlan_port_eg_tag {
  153. MT7530_VLAN_EG_DISABLED = 0,
  154. MT7530_VLAN_EG_CONSISTENT = 1,
  155. };
  156. enum mt7530_vlan_port_attr {
  157. MT7530_VLAN_USER = 0,
  158. MT7530_VLAN_TRANSPARENT = 3,
  159. };
  160. #define STAG_VPID (((x) & 0xffff) << 16)
  161. /* Register for port port-and-protocol based vlan 1 control */
  162. #define MT7530_PPBV1_P(x) (0x2014 + ((x) * 0x100))
  163. #define G0_PORT_VID(x) (((x) & 0xfff) << 0)
  164. #define G0_PORT_VID_MASK G0_PORT_VID(0xfff)
  165. #define G0_PORT_VID_DEF G0_PORT_VID(1)
  166. /* Register for port MAC control register */
  167. #define MT7530_PMCR_P(x) (0x3000 + ((x) * 0x100))
  168. #define PMCR_IFG_XMIT(x) (((x) & 0x3) << 18)
  169. #define PMCR_EXT_PHY BIT(17)
  170. #define PMCR_MAC_MODE BIT(16)
  171. #define PMCR_FORCE_MODE BIT(15)
  172. #define PMCR_TX_EN BIT(14)
  173. #define PMCR_RX_EN BIT(13)
  174. #define PMCR_BACKOFF_EN BIT(9)
  175. #define PMCR_BACKPR_EN BIT(8)
  176. #define PMCR_TX_FC_EN BIT(5)
  177. #define PMCR_RX_FC_EN BIT(4)
  178. #define PMCR_FORCE_SPEED_1000 BIT(3)
  179. #define PMCR_FORCE_SPEED_100 BIT(2)
  180. #define PMCR_FORCE_FDX BIT(1)
  181. #define PMCR_FORCE_LNK BIT(0)
  182. #define PMCR_SPEED_MASK (PMCR_FORCE_SPEED_100 | \
  183. PMCR_FORCE_SPEED_1000)
  184. #define MT7530_PMSR_P(x) (0x3008 + (x) * 0x100)
  185. #define PMSR_EEE1G BIT(7)
  186. #define PMSR_EEE100M BIT(6)
  187. #define PMSR_RX_FC BIT(5)
  188. #define PMSR_TX_FC BIT(4)
  189. #define PMSR_SPEED_1000 BIT(3)
  190. #define PMSR_SPEED_100 BIT(2)
  191. #define PMSR_SPEED_10 0x00
  192. #define PMSR_SPEED_MASK (PMSR_SPEED_100 | PMSR_SPEED_1000)
  193. #define PMSR_DPX BIT(1)
  194. #define PMSR_LINK BIT(0)
  195. /* Register for MIB */
  196. #define MT7530_PORT_MIB_COUNTER(x) (0x4000 + (x) * 0x100)
  197. #define MT7530_MIB_CCR 0x4fe0
  198. #define CCR_MIB_ENABLE BIT(31)
  199. #define CCR_RX_OCT_CNT_GOOD BIT(7)
  200. #define CCR_RX_OCT_CNT_BAD BIT(6)
  201. #define CCR_TX_OCT_CNT_GOOD BIT(5)
  202. #define CCR_TX_OCT_CNT_BAD BIT(4)
  203. #define CCR_MIB_FLUSH (CCR_RX_OCT_CNT_GOOD | \
  204. CCR_RX_OCT_CNT_BAD | \
  205. CCR_TX_OCT_CNT_GOOD | \
  206. CCR_TX_OCT_CNT_BAD)
  207. #define CCR_MIB_ACTIVATE (CCR_MIB_ENABLE | \
  208. CCR_RX_OCT_CNT_GOOD | \
  209. CCR_RX_OCT_CNT_BAD | \
  210. CCR_TX_OCT_CNT_GOOD | \
  211. CCR_TX_OCT_CNT_BAD)
  212. /* Register for system reset */
  213. #define MT7530_SYS_CTRL 0x7000
  214. #define SYS_CTRL_PHY_RST BIT(2)
  215. #define SYS_CTRL_SW_RST BIT(1)
  216. #define SYS_CTRL_REG_RST BIT(0)
  217. /* Register for hw trap status */
  218. #define MT7530_HWTRAP 0x7800
  219. #define HWTRAP_XTAL_MASK (BIT(10) | BIT(9))
  220. #define HWTRAP_XTAL_25MHZ (BIT(10) | BIT(9))
  221. #define HWTRAP_XTAL_40MHZ (BIT(10))
  222. #define HWTRAP_XTAL_20MHZ (BIT(9))
  223. /* Register for hw trap modification */
  224. #define MT7530_MHWTRAP 0x7804
  225. #define MHWTRAP_PHY0_SEL BIT(20)
  226. #define MHWTRAP_MANUAL BIT(16)
  227. #define MHWTRAP_P5_MAC_SEL BIT(13)
  228. #define MHWTRAP_P6_DIS BIT(8)
  229. #define MHWTRAP_P5_RGMII_MODE BIT(7)
  230. #define MHWTRAP_P5_DIS BIT(6)
  231. #define MHWTRAP_PHY_ACCESS BIT(5)
  232. /* Register for TOP signal control */
  233. #define MT7530_TOP_SIG_CTRL 0x7808
  234. #define TOP_SIG_CTRL_NORMAL (BIT(17) | BIT(16))
  235. #define MT7530_IO_DRV_CR 0x7810
  236. #define P5_IO_CLK_DRV(x) ((x) & 0x3)
  237. #define P5_IO_DATA_DRV(x) (((x) & 0x3) << 4)
  238. #define MT7530_P6ECR 0x7830
  239. #define P6_INTF_MODE_MASK 0x3
  240. #define P6_INTF_MODE(x) ((x) & 0x3)
  241. /* Registers for TRGMII on the both side */
  242. #define MT7530_TRGMII_RCK_CTRL 0x7a00
  243. #define RX_RST BIT(31)
  244. #define RXC_DQSISEL BIT(30)
  245. #define DQSI1_TAP_MASK (0x7f << 8)
  246. #define DQSI0_TAP_MASK 0x7f
  247. #define DQSI1_TAP(x) (((x) & 0x7f) << 8)
  248. #define DQSI0_TAP(x) ((x) & 0x7f)
  249. #define MT7530_TRGMII_RCK_RTT 0x7a04
  250. #define DQS1_GATE BIT(31)
  251. #define DQS0_GATE BIT(30)
  252. #define MT7530_TRGMII_RD(x) (0x7a10 + (x) * 8)
  253. #define BSLIP_EN BIT(31)
  254. #define EDGE_CHK BIT(30)
  255. #define RD_TAP_MASK 0x7f
  256. #define RD_TAP(x) ((x) & 0x7f)
  257. #define MT7530_TRGMII_TXCTRL 0x7a40
  258. #define TRAIN_TXEN BIT(31)
  259. #define TXC_INV BIT(30)
  260. #define TX_RST BIT(28)
  261. #define MT7530_TRGMII_TD_ODT(i) (0x7a54 + 8 * (i))
  262. #define TD_DM_DRVP(x) ((x) & 0xf)
  263. #define TD_DM_DRVN(x) (((x) & 0xf) << 4)
  264. #define MT7530_TRGMII_TCK_CTRL 0x7a78
  265. #define TCK_TAP(x) (((x) & 0xf) << 8)
  266. #define MT7530_P5RGMIIRXCR 0x7b00
  267. #define CSR_RGMII_EDGE_ALIGN BIT(8)
  268. #define CSR_RGMII_RXC_0DEG_CFG(x) ((x) & 0xf)
  269. #define MT7530_P5RGMIITXCR 0x7b04
  270. #define CSR_RGMII_TXC_CFG(x) ((x) & 0x1f)
  271. #define MT7530_CREV 0x7ffc
  272. #define CHIP_NAME_SHIFT 16
  273. #define MT7530_ID 0x7530
  274. /* Registers for core PLL access through mmd indirect */
  275. #define CORE_PLL_GROUP2 0x401
  276. #define RG_SYSPLL_EN_NORMAL BIT(15)
  277. #define RG_SYSPLL_VODEN BIT(14)
  278. #define RG_SYSPLL_LF BIT(13)
  279. #define RG_SYSPLL_RST_DLY(x) (((x) & 0x3) << 12)
  280. #define RG_SYSPLL_LVROD_EN BIT(10)
  281. #define RG_SYSPLL_PREDIV(x) (((x) & 0x3) << 8)
  282. #define RG_SYSPLL_POSDIV(x) (((x) & 0x3) << 5)
  283. #define RG_SYSPLL_FBKSEL BIT(4)
  284. #define RT_SYSPLL_EN_AFE_OLT BIT(0)
  285. #define CORE_PLL_GROUP4 0x403
  286. #define RG_SYSPLL_DDSFBK_EN BIT(12)
  287. #define RG_SYSPLL_BIAS_EN BIT(11)
  288. #define RG_SYSPLL_BIAS_LPF_EN BIT(10)
  289. #define CORE_PLL_GROUP5 0x404
  290. #define RG_LCDDS_PCW_NCPO1(x) ((x) & 0xffff)
  291. #define CORE_PLL_GROUP6 0x405
  292. #define RG_LCDDS_PCW_NCPO0(x) ((x) & 0xffff)
  293. #define CORE_PLL_GROUP7 0x406
  294. #define RG_LCDDS_PWDB BIT(15)
  295. #define RG_LCDDS_ISO_EN BIT(13)
  296. #define RG_LCCDS_C(x) (((x) & 0x7) << 4)
  297. #define RG_LCDDS_PCW_NCPO_CHG BIT(3)
  298. #define CORE_PLL_GROUP10 0x409
  299. #define RG_LCDDS_SSC_DELTA(x) ((x) & 0xfff)
  300. #define CORE_PLL_GROUP11 0x40a
  301. #define RG_LCDDS_SSC_DELTA1(x) ((x) & 0xfff)
  302. #define CORE_GSWPLL_GRP1 0x40d
  303. #define RG_GSWPLL_PREDIV(x) (((x) & 0x3) << 14)
  304. #define RG_GSWPLL_POSDIV_200M(x) (((x) & 0x3) << 12)
  305. #define RG_GSWPLL_EN_PRE BIT(11)
  306. #define RG_GSWPLL_FBKSEL BIT(10)
  307. #define RG_GSWPLL_BP BIT(9)
  308. #define RG_GSWPLL_BR BIT(8)
  309. #define RG_GSWPLL_FBKDIV_200M(x) ((x) & 0xff)
  310. #define CORE_GSWPLL_GRP2 0x40e
  311. #define RG_GSWPLL_POSDIV_500M(x) (((x) & 0x3) << 8)
  312. #define RG_GSWPLL_FBKDIV_500M(x) ((x) & 0xff)
  313. #define CORE_TRGMII_GSW_CLK_CG 0x410
  314. #define REG_GSWCK_EN BIT(0)
  315. #define REG_TRGMIICK_EN BIT(1)
  316. #define MIB_DESC(_s, _o, _n) \
  317. { \
  318. .size = (_s), \
  319. .offset = (_o), \
  320. .name = (_n), \
  321. }
  322. struct mt7530_mib_desc {
  323. unsigned int size;
  324. unsigned int offset;
  325. const char *name;
  326. };
  327. struct mt7530_fdb {
  328. u16 vid;
  329. u8 port_mask;
  330. u8 aging;
  331. u8 mac[6];
  332. bool noarp;
  333. };
  334. /* struct mt7530_port - This is the main data structure for holding the state
  335. * of the port.
  336. * @enable: The status used for show port is enabled or not.
  337. * @pm: The matrix used to show all connections with the port.
  338. * @pvid: The VLAN specified is to be considered a PVID at ingress. Any
  339. * untagged frames will be assigned to the related VLAN.
  340. * @vlan_filtering: The flags indicating whether the port that can recognize
  341. * VLAN-tagged frames.
  342. */
  343. struct mt7530_port {
  344. bool enable;
  345. u32 pm;
  346. u16 pvid;
  347. };
  348. /* Port 5 interface select definitions */
  349. enum p5_interface_select {
  350. P5_DISABLED = 0,
  351. P5_INTF_SEL_PHY_P0,
  352. P5_INTF_SEL_PHY_P4,
  353. P5_INTF_SEL_GMAC5,
  354. };
  355. static const char *p5_intf_modes(unsigned int p5_interface)
  356. {
  357. switch (p5_interface) {
  358. case P5_DISABLED:
  359. return "DISABLED";
  360. case P5_INTF_SEL_PHY_P0:
  361. return "PHY P0";
  362. case P5_INTF_SEL_PHY_P4:
  363. return "PHY P4";
  364. case P5_INTF_SEL_GMAC5:
  365. return "GMAC5";
  366. default:
  367. return "unknown";
  368. }
  369. }
  370. /* struct mt7530_priv - This is the main data structure for holding the state
  371. * of the driver
  372. * @dev: The device pointer
  373. * @ds: The pointer to the dsa core structure
  374. * @bus: The bus used for the device and built-in PHY
  375. * @rstc: The pointer to reset control used by MCM
  376. * @core_pwr: The power supplied into the core
  377. * @io_pwr: The power supplied into the I/O
  378. * @reset: The descriptor for GPIO line tied to its reset pin
  379. * @mcm: Flag for distinguishing if standalone IC or module
  380. * coupling
  381. * @ports: Holding the state among ports
  382. * @reg_mutex: The lock for protecting among process accessing
  383. * registers
  384. * @p6_interface Holding the current port 6 interface
  385. * @p5_intf_sel: Holding the current port 5 interface select
  386. */
  387. struct mt7530_priv {
  388. struct device *dev;
  389. struct dsa_switch *ds;
  390. struct mii_bus *bus;
  391. struct reset_control *rstc;
  392. struct regulator *core_pwr;
  393. struct regulator *io_pwr;
  394. struct gpio_desc *reset;
  395. unsigned int id;
  396. bool mcm;
  397. phy_interface_t p6_interface;
  398. phy_interface_t p5_interface;
  399. unsigned int p5_intf_sel;
  400. struct mt7530_port ports[MT7530_NUM_PORTS];
  401. /* protect among processes for registers access*/
  402. struct mutex reg_mutex;
  403. };
  404. struct mt7530_hw_vlan_entry {
  405. int port;
  406. u8 old_members;
  407. bool untagged;
  408. };
  409. static inline void mt7530_hw_vlan_entry_init(struct mt7530_hw_vlan_entry *e,
  410. int port, bool untagged)
  411. {
  412. e->port = port;
  413. e->untagged = untagged;
  414. }
  415. typedef void (*mt7530_vlan_op)(struct mt7530_priv *,
  416. struct mt7530_hw_vlan_entry *);
  417. struct mt7530_hw_stats {
  418. const char *string;
  419. u16 reg;
  420. u8 sizeof_stat;
  421. };
  422. struct mt7530_dummy_poll {
  423. struct mt7530_priv *priv;
  424. u32 reg;
  425. };
  426. static inline void INIT_MT7530_DUMMY_POLL(struct mt7530_dummy_poll *p,
  427. struct mt7530_priv *priv, u32 reg)
  428. {
  429. p->priv = priv;
  430. p->reg = reg;
  431. }
  432. #endif /* __MT7530_H */