solos-pci.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Driver for the Solos PCI ADSL2+ card, designed to support Linux by
  4. * Traverse Technologies -- http://www.traverse.com.au/
  5. * Xrio Limited -- http://www.xrio.com/
  6. *
  7. * Copyright © 2008 Traverse Technologies
  8. * Copyright © 2008 Intel Corporation
  9. *
  10. * Authors: Nathan Williams <nathan@traverse.com.au>
  11. * David Woodhouse <dwmw2@infradead.org>
  12. * Treker Chen <treker@xrio.com>
  13. */
  14. #define DEBUG
  15. #define VERBOSE_DEBUG
  16. #include <linux/interrupt.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/types.h>
  22. #include <linux/pci.h>
  23. #include <linux/atm.h>
  24. #include <linux/atmdev.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/sysfs.h>
  27. #include <linux/device.h>
  28. #include <linux/kobject.h>
  29. #include <linux/firmware.h>
  30. #include <linux/ctype.h>
  31. #include <linux/swab.h>
  32. #include <linux/slab.h>
  33. #define VERSION "1.04"
  34. #define DRIVER_VERSION 0x01
  35. #define PTAG "solos-pci"
  36. #define CONFIG_RAM_SIZE 128
  37. #define FLAGS_ADDR 0x7C
  38. #define IRQ_EN_ADDR 0x78
  39. #define FPGA_VER 0x74
  40. #define IRQ_CLEAR 0x70
  41. #define WRITE_FLASH 0x6C
  42. #define PORTS 0x68
  43. #define FLASH_BLOCK 0x64
  44. #define FLASH_BUSY 0x60
  45. #define FPGA_MODE 0x5C
  46. #define FLASH_MODE 0x58
  47. #define GPIO_STATUS 0x54
  48. #define DRIVER_VER 0x50
  49. #define TX_DMA_ADDR(port) (0x40 + (4 * (port)))
  50. #define RX_DMA_ADDR(port) (0x30 + (4 * (port)))
  51. #define DATA_RAM_SIZE 32768
  52. #define BUF_SIZE 2048
  53. #define OLD_BUF_SIZE 4096 /* For FPGA versions <= 2*/
  54. /* Old boards use ATMEL AD45DB161D flash */
  55. #define ATMEL_FPGA_PAGE 528 /* FPGA flash page size*/
  56. #define ATMEL_SOLOS_PAGE 512 /* Solos flash page size*/
  57. #define ATMEL_FPGA_BLOCK (ATMEL_FPGA_PAGE * 8) /* FPGA block size*/
  58. #define ATMEL_SOLOS_BLOCK (ATMEL_SOLOS_PAGE * 8) /* Solos block size*/
  59. /* Current boards use M25P/M25PE SPI flash */
  60. #define SPI_FLASH_BLOCK (256 * 64)
  61. #define RX_BUF(card, nr) ((card->buffers) + (nr)*(card->buffer_size)*2)
  62. #define TX_BUF(card, nr) ((card->buffers) + (nr)*(card->buffer_size)*2 + (card->buffer_size))
  63. #define FLASH_BUF ((card->buffers) + 4*(card->buffer_size)*2)
  64. #define RX_DMA_SIZE 2048
  65. #define FPGA_VERSION(a,b) (((a) << 8) + (b))
  66. #define LEGACY_BUFFERS 2
  67. #define DMA_SUPPORTED 4
  68. static int reset = 0;
  69. static int atmdebug = 0;
  70. static int firmware_upgrade = 0;
  71. static int fpga_upgrade = 0;
  72. static int db_firmware_upgrade = 0;
  73. static int db_fpga_upgrade = 0;
  74. struct pkt_hdr {
  75. __le16 size;
  76. __le16 vpi;
  77. __le16 vci;
  78. __le16 type;
  79. };
  80. struct solos_skb_cb {
  81. struct atm_vcc *vcc;
  82. uint32_t dma_addr;
  83. };
  84. #define SKB_CB(skb) ((struct solos_skb_cb *)skb->cb)
  85. #define PKT_DATA 0
  86. #define PKT_COMMAND 1
  87. #define PKT_POPEN 3
  88. #define PKT_PCLOSE 4
  89. #define PKT_STATUS 5
  90. struct solos_card {
  91. void __iomem *config_regs;
  92. void __iomem *buffers;
  93. int nr_ports;
  94. int tx_mask;
  95. struct pci_dev *dev;
  96. struct atm_dev *atmdev[4];
  97. struct tasklet_struct tlet;
  98. spinlock_t tx_lock;
  99. spinlock_t tx_queue_lock;
  100. spinlock_t cli_queue_lock;
  101. spinlock_t param_queue_lock;
  102. struct list_head param_queue;
  103. struct sk_buff_head tx_queue[4];
  104. struct sk_buff_head cli_queue[4];
  105. struct sk_buff *tx_skb[4];
  106. struct sk_buff *rx_skb[4];
  107. unsigned char *dma_bounce;
  108. wait_queue_head_t param_wq;
  109. wait_queue_head_t fw_wq;
  110. int using_dma;
  111. int dma_alignment;
  112. int fpga_version;
  113. int buffer_size;
  114. int atmel_flash;
  115. };
  116. struct solos_param {
  117. struct list_head list;
  118. pid_t pid;
  119. int port;
  120. struct sk_buff *response;
  121. };
  122. #define SOLOS_CHAN(atmdev) ((int)(unsigned long)(atmdev)->phy_data)
  123. MODULE_AUTHOR("Traverse Technologies <support@traverse.com.au>");
  124. MODULE_DESCRIPTION("Solos PCI driver");
  125. MODULE_VERSION(VERSION);
  126. MODULE_LICENSE("GPL");
  127. MODULE_FIRMWARE("solos-FPGA.bin");
  128. MODULE_FIRMWARE("solos-Firmware.bin");
  129. MODULE_FIRMWARE("solos-db-FPGA.bin");
  130. MODULE_PARM_DESC(reset, "Reset Solos chips on startup");
  131. MODULE_PARM_DESC(atmdebug, "Print ATM data");
  132. MODULE_PARM_DESC(firmware_upgrade, "Initiate Solos firmware upgrade");
  133. MODULE_PARM_DESC(fpga_upgrade, "Initiate FPGA upgrade");
  134. MODULE_PARM_DESC(db_firmware_upgrade, "Initiate daughter board Solos firmware upgrade");
  135. MODULE_PARM_DESC(db_fpga_upgrade, "Initiate daughter board FPGA upgrade");
  136. module_param(reset, int, 0444);
  137. module_param(atmdebug, int, 0644);
  138. module_param(firmware_upgrade, int, 0444);
  139. module_param(fpga_upgrade, int, 0444);
  140. module_param(db_firmware_upgrade, int, 0444);
  141. module_param(db_fpga_upgrade, int, 0444);
  142. static void fpga_queue(struct solos_card *card, int port, struct sk_buff *skb,
  143. struct atm_vcc *vcc);
  144. static uint32_t fpga_tx(struct solos_card *);
  145. static irqreturn_t solos_irq(int irq, void *dev_id);
  146. static struct atm_vcc* find_vcc(struct atm_dev *dev, short vpi, int vci);
  147. static int atm_init(struct solos_card *, struct device *);
  148. static void atm_remove(struct solos_card *);
  149. static int send_command(struct solos_card *card, int dev, const char *buf, size_t size);
  150. static void solos_bh(unsigned long);
  151. static int print_buffer(struct sk_buff *buf);
  152. static inline void solos_pop(struct atm_vcc *vcc, struct sk_buff *skb)
  153. {
  154. if (vcc->pop)
  155. vcc->pop(vcc, skb);
  156. else
  157. dev_kfree_skb_any(skb);
  158. }
  159. static ssize_t solos_param_show(struct device *dev, struct device_attribute *attr,
  160. char *buf)
  161. {
  162. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  163. struct solos_card *card = atmdev->dev_data;
  164. struct solos_param prm;
  165. struct sk_buff *skb;
  166. struct pkt_hdr *header;
  167. int buflen;
  168. buflen = strlen(attr->attr.name) + 10;
  169. skb = alloc_skb(sizeof(*header) + buflen, GFP_KERNEL);
  170. if (!skb) {
  171. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in solos_param_show()\n");
  172. return -ENOMEM;
  173. }
  174. header = skb_put(skb, sizeof(*header));
  175. buflen = snprintf((void *)&header[1], buflen - 1,
  176. "L%05d\n%s\n", current->pid, attr->attr.name);
  177. skb_put(skb, buflen);
  178. header->size = cpu_to_le16(buflen);
  179. header->vpi = cpu_to_le16(0);
  180. header->vci = cpu_to_le16(0);
  181. header->type = cpu_to_le16(PKT_COMMAND);
  182. prm.pid = current->pid;
  183. prm.response = NULL;
  184. prm.port = SOLOS_CHAN(atmdev);
  185. spin_lock_irq(&card->param_queue_lock);
  186. list_add(&prm.list, &card->param_queue);
  187. spin_unlock_irq(&card->param_queue_lock);
  188. fpga_queue(card, prm.port, skb, NULL);
  189. wait_event_timeout(card->param_wq, prm.response, 5 * HZ);
  190. spin_lock_irq(&card->param_queue_lock);
  191. list_del(&prm.list);
  192. spin_unlock_irq(&card->param_queue_lock);
  193. if (!prm.response)
  194. return -EIO;
  195. buflen = prm.response->len;
  196. memcpy(buf, prm.response->data, buflen);
  197. kfree_skb(prm.response);
  198. return buflen;
  199. }
  200. static ssize_t solos_param_store(struct device *dev, struct device_attribute *attr,
  201. const char *buf, size_t count)
  202. {
  203. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  204. struct solos_card *card = atmdev->dev_data;
  205. struct solos_param prm;
  206. struct sk_buff *skb;
  207. struct pkt_hdr *header;
  208. int buflen;
  209. ssize_t ret;
  210. buflen = strlen(attr->attr.name) + 11 + count;
  211. skb = alloc_skb(sizeof(*header) + buflen, GFP_KERNEL);
  212. if (!skb) {
  213. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in solos_param_store()\n");
  214. return -ENOMEM;
  215. }
  216. header = skb_put(skb, sizeof(*header));
  217. buflen = snprintf((void *)&header[1], buflen - 1,
  218. "L%05d\n%s\n%s\n", current->pid, attr->attr.name, buf);
  219. skb_put(skb, buflen);
  220. header->size = cpu_to_le16(buflen);
  221. header->vpi = cpu_to_le16(0);
  222. header->vci = cpu_to_le16(0);
  223. header->type = cpu_to_le16(PKT_COMMAND);
  224. prm.pid = current->pid;
  225. prm.response = NULL;
  226. prm.port = SOLOS_CHAN(atmdev);
  227. spin_lock_irq(&card->param_queue_lock);
  228. list_add(&prm.list, &card->param_queue);
  229. spin_unlock_irq(&card->param_queue_lock);
  230. fpga_queue(card, prm.port, skb, NULL);
  231. wait_event_timeout(card->param_wq, prm.response, 5 * HZ);
  232. spin_lock_irq(&card->param_queue_lock);
  233. list_del(&prm.list);
  234. spin_unlock_irq(&card->param_queue_lock);
  235. skb = prm.response;
  236. if (!skb)
  237. return -EIO;
  238. buflen = skb->len;
  239. /* Sometimes it has a newline, sometimes it doesn't. */
  240. if (skb->data[buflen - 1] == '\n')
  241. buflen--;
  242. if (buflen == 2 && !strncmp(skb->data, "OK", 2))
  243. ret = count;
  244. else if (buflen == 5 && !strncmp(skb->data, "ERROR", 5))
  245. ret = -EIO;
  246. else {
  247. /* We know we have enough space allocated for this; we allocated
  248. it ourselves */
  249. skb->data[buflen] = 0;
  250. dev_warn(&card->dev->dev, "Unexpected parameter response: '%s'\n",
  251. skb->data);
  252. ret = -EIO;
  253. }
  254. kfree_skb(skb);
  255. return ret;
  256. }
  257. static char *next_string(struct sk_buff *skb)
  258. {
  259. int i = 0;
  260. char *this = skb->data;
  261. for (i = 0; i < skb->len; i++) {
  262. if (this[i] == '\n') {
  263. this[i] = 0;
  264. skb_pull(skb, i + 1);
  265. return this;
  266. }
  267. if (!isprint(this[i]))
  268. return NULL;
  269. }
  270. return NULL;
  271. }
  272. /*
  273. * Status packet has fields separated by \n, starting with a version number
  274. * for the information therein. Fields are....
  275. *
  276. * packet version
  277. * RxBitRate (version >= 1)
  278. * TxBitRate (version >= 1)
  279. * State (version >= 1)
  280. * LocalSNRMargin (version >= 1)
  281. * LocalLineAttn (version >= 1)
  282. */
  283. static int process_status(struct solos_card *card, int port, struct sk_buff *skb)
  284. {
  285. char *str, *state_str, *snr, *attn;
  286. int ver, rate_up, rate_down, err;
  287. if (!card->atmdev[port])
  288. return -ENODEV;
  289. str = next_string(skb);
  290. if (!str)
  291. return -EIO;
  292. err = kstrtoint(str, 10, &ver);
  293. if (err) {
  294. dev_warn(&card->dev->dev, "Unexpected status interrupt version\n");
  295. return err;
  296. }
  297. if (ver < 1) {
  298. dev_warn(&card->dev->dev, "Unexpected status interrupt version %d\n",
  299. ver);
  300. return -EIO;
  301. }
  302. str = next_string(skb);
  303. if (!str)
  304. return -EIO;
  305. if (!strcmp(str, "ERROR")) {
  306. dev_dbg(&card->dev->dev, "Status packet indicated Solos error on port %d (starting up?)\n",
  307. port);
  308. return 0;
  309. }
  310. err = kstrtoint(str, 10, &rate_down);
  311. if (err)
  312. return err;
  313. str = next_string(skb);
  314. if (!str)
  315. return -EIO;
  316. err = kstrtoint(str, 10, &rate_up);
  317. if (err)
  318. return err;
  319. state_str = next_string(skb);
  320. if (!state_str)
  321. return -EIO;
  322. /* Anything but 'Showtime' is down */
  323. if (strcmp(state_str, "Showtime")) {
  324. atm_dev_signal_change(card->atmdev[port], ATM_PHY_SIG_LOST);
  325. dev_info(&card->dev->dev, "Port %d: %s\n", port, state_str);
  326. return 0;
  327. }
  328. snr = next_string(skb);
  329. if (!snr)
  330. return -EIO;
  331. attn = next_string(skb);
  332. if (!attn)
  333. return -EIO;
  334. dev_info(&card->dev->dev, "Port %d: %s @%d/%d kb/s%s%s%s%s\n",
  335. port, state_str, rate_down/1000, rate_up/1000,
  336. snr[0]?", SNR ":"", snr, attn[0]?", Attn ":"", attn);
  337. card->atmdev[port]->link_rate = rate_down / 424;
  338. atm_dev_signal_change(card->atmdev[port], ATM_PHY_SIG_FOUND);
  339. return 0;
  340. }
  341. static int process_command(struct solos_card *card, int port, struct sk_buff *skb)
  342. {
  343. struct solos_param *prm;
  344. unsigned long flags;
  345. int cmdpid;
  346. int found = 0, err;
  347. if (skb->len < 7)
  348. return 0;
  349. if (skb->data[0] != 'L' || !isdigit(skb->data[1]) ||
  350. !isdigit(skb->data[2]) || !isdigit(skb->data[3]) ||
  351. !isdigit(skb->data[4]) || !isdigit(skb->data[5]) ||
  352. skb->data[6] != '\n')
  353. return 0;
  354. err = kstrtoint(&skb->data[1], 10, &cmdpid);
  355. if (err)
  356. return err;
  357. spin_lock_irqsave(&card->param_queue_lock, flags);
  358. list_for_each_entry(prm, &card->param_queue, list) {
  359. if (prm->port == port && prm->pid == cmdpid) {
  360. prm->response = skb;
  361. skb_pull(skb, 7);
  362. wake_up(&card->param_wq);
  363. found = 1;
  364. break;
  365. }
  366. }
  367. spin_unlock_irqrestore(&card->param_queue_lock, flags);
  368. return found;
  369. }
  370. static ssize_t console_show(struct device *dev, struct device_attribute *attr,
  371. char *buf)
  372. {
  373. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  374. struct solos_card *card = atmdev->dev_data;
  375. struct sk_buff *skb;
  376. unsigned int len;
  377. spin_lock(&card->cli_queue_lock);
  378. skb = skb_dequeue(&card->cli_queue[SOLOS_CHAN(atmdev)]);
  379. spin_unlock(&card->cli_queue_lock);
  380. if(skb == NULL)
  381. return sprintf(buf, "No data.\n");
  382. len = skb->len;
  383. memcpy(buf, skb->data, len);
  384. kfree_skb(skb);
  385. return len;
  386. }
  387. static int send_command(struct solos_card *card, int dev, const char *buf, size_t size)
  388. {
  389. struct sk_buff *skb;
  390. struct pkt_hdr *header;
  391. if (size > (BUF_SIZE - sizeof(*header))) {
  392. dev_dbg(&card->dev->dev, "Command is too big. Dropping request\n");
  393. return 0;
  394. }
  395. skb = alloc_skb(size + sizeof(*header), GFP_ATOMIC);
  396. if (!skb) {
  397. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in send_command()\n");
  398. return 0;
  399. }
  400. header = skb_put(skb, sizeof(*header));
  401. header->size = cpu_to_le16(size);
  402. header->vpi = cpu_to_le16(0);
  403. header->vci = cpu_to_le16(0);
  404. header->type = cpu_to_le16(PKT_COMMAND);
  405. skb_put_data(skb, buf, size);
  406. fpga_queue(card, dev, skb, NULL);
  407. return 0;
  408. }
  409. static ssize_t console_store(struct device *dev, struct device_attribute *attr,
  410. const char *buf, size_t count)
  411. {
  412. struct atm_dev *atmdev = container_of(dev, struct atm_dev, class_dev);
  413. struct solos_card *card = atmdev->dev_data;
  414. int err;
  415. err = send_command(card, SOLOS_CHAN(atmdev), buf, count);
  416. return err?:count;
  417. }
  418. struct geos_gpio_attr {
  419. struct device_attribute attr;
  420. int offset;
  421. };
  422. #define SOLOS_GPIO_ATTR(_name, _mode, _show, _store, _offset) \
  423. struct geos_gpio_attr gpio_attr_##_name = { \
  424. .attr = __ATTR(_name, _mode, _show, _store), \
  425. .offset = _offset }
  426. static ssize_t geos_gpio_store(struct device *dev, struct device_attribute *attr,
  427. const char *buf, size_t count)
  428. {
  429. struct geos_gpio_attr *gattr = container_of(attr, struct geos_gpio_attr, attr);
  430. struct solos_card *card = dev_get_drvdata(dev);
  431. uint32_t data32;
  432. if (count != 1 && (count != 2 || buf[1] != '\n'))
  433. return -EINVAL;
  434. spin_lock_irq(&card->param_queue_lock);
  435. data32 = ioread32(card->config_regs + GPIO_STATUS);
  436. if (buf[0] == '1') {
  437. data32 |= 1 << gattr->offset;
  438. iowrite32(data32, card->config_regs + GPIO_STATUS);
  439. } else if (buf[0] == '0') {
  440. data32 &= ~(1 << gattr->offset);
  441. iowrite32(data32, card->config_regs + GPIO_STATUS);
  442. } else {
  443. count = -EINVAL;
  444. }
  445. spin_unlock_irq(&card->param_queue_lock);
  446. return count;
  447. }
  448. static ssize_t geos_gpio_show(struct device *dev, struct device_attribute *attr,
  449. char *buf)
  450. {
  451. struct geos_gpio_attr *gattr = container_of(attr, struct geos_gpio_attr, attr);
  452. struct solos_card *card = dev_get_drvdata(dev);
  453. uint32_t data32;
  454. data32 = ioread32(card->config_regs + GPIO_STATUS);
  455. data32 = (data32 >> gattr->offset) & 1;
  456. return sprintf(buf, "%d\n", data32);
  457. }
  458. static ssize_t hardware_show(struct device *dev, struct device_attribute *attr,
  459. char *buf)
  460. {
  461. struct geos_gpio_attr *gattr = container_of(attr, struct geos_gpio_attr, attr);
  462. struct solos_card *card = dev_get_drvdata(dev);
  463. uint32_t data32;
  464. data32 = ioread32(card->config_regs + GPIO_STATUS);
  465. switch (gattr->offset) {
  466. case 0:
  467. /* HardwareVersion */
  468. data32 = data32 & 0x1F;
  469. break;
  470. case 1:
  471. /* HardwareVariant */
  472. data32 = (data32 >> 5) & 0x0F;
  473. break;
  474. }
  475. return sprintf(buf, "%d\n", data32);
  476. }
  477. static DEVICE_ATTR_RW(console);
  478. #define SOLOS_ATTR_RO(x) static DEVICE_ATTR(x, 0444, solos_param_show, NULL);
  479. #define SOLOS_ATTR_RW(x) static DEVICE_ATTR(x, 0644, solos_param_show, solos_param_store);
  480. #include "solos-attrlist.c"
  481. static SOLOS_GPIO_ATTR(GPIO1, 0644, geos_gpio_show, geos_gpio_store, 9);
  482. static SOLOS_GPIO_ATTR(GPIO2, 0644, geos_gpio_show, geos_gpio_store, 10);
  483. static SOLOS_GPIO_ATTR(GPIO3, 0644, geos_gpio_show, geos_gpio_store, 11);
  484. static SOLOS_GPIO_ATTR(GPIO4, 0644, geos_gpio_show, geos_gpio_store, 12);
  485. static SOLOS_GPIO_ATTR(GPIO5, 0644, geos_gpio_show, geos_gpio_store, 13);
  486. static SOLOS_GPIO_ATTR(PushButton, 0444, geos_gpio_show, NULL, 14);
  487. static SOLOS_GPIO_ATTR(HardwareVersion, 0444, hardware_show, NULL, 0);
  488. static SOLOS_GPIO_ATTR(HardwareVariant, 0444, hardware_show, NULL, 1);
  489. #undef SOLOS_ATTR_RO
  490. #undef SOLOS_ATTR_RW
  491. #define SOLOS_ATTR_RO(x) &dev_attr_##x.attr,
  492. #define SOLOS_ATTR_RW(x) &dev_attr_##x.attr,
  493. static struct attribute *solos_attrs[] = {
  494. #include "solos-attrlist.c"
  495. NULL
  496. };
  497. static const struct attribute_group solos_attr_group = {
  498. .attrs = solos_attrs,
  499. .name = "parameters",
  500. };
  501. static struct attribute *gpio_attrs[] = {
  502. &gpio_attr_GPIO1.attr.attr,
  503. &gpio_attr_GPIO2.attr.attr,
  504. &gpio_attr_GPIO3.attr.attr,
  505. &gpio_attr_GPIO4.attr.attr,
  506. &gpio_attr_GPIO5.attr.attr,
  507. &gpio_attr_PushButton.attr.attr,
  508. &gpio_attr_HardwareVersion.attr.attr,
  509. &gpio_attr_HardwareVariant.attr.attr,
  510. NULL
  511. };
  512. static const struct attribute_group gpio_attr_group = {
  513. .attrs = gpio_attrs,
  514. .name = "gpio",
  515. };
  516. static int flash_upgrade(struct solos_card *card, int chip)
  517. {
  518. const struct firmware *fw;
  519. const char *fw_name;
  520. int blocksize = 0;
  521. int numblocks = 0;
  522. int offset;
  523. switch (chip) {
  524. case 0:
  525. fw_name = "solos-FPGA.bin";
  526. if (card->atmel_flash)
  527. blocksize = ATMEL_FPGA_BLOCK;
  528. else
  529. blocksize = SPI_FLASH_BLOCK;
  530. break;
  531. case 1:
  532. fw_name = "solos-Firmware.bin";
  533. if (card->atmel_flash)
  534. blocksize = ATMEL_SOLOS_BLOCK;
  535. else
  536. blocksize = SPI_FLASH_BLOCK;
  537. break;
  538. case 2:
  539. if (card->fpga_version > LEGACY_BUFFERS){
  540. fw_name = "solos-db-FPGA.bin";
  541. if (card->atmel_flash)
  542. blocksize = ATMEL_FPGA_BLOCK;
  543. else
  544. blocksize = SPI_FLASH_BLOCK;
  545. } else {
  546. dev_info(&card->dev->dev, "FPGA version doesn't support"
  547. " daughter board upgrades\n");
  548. return -EPERM;
  549. }
  550. break;
  551. case 3:
  552. if (card->fpga_version > LEGACY_BUFFERS){
  553. fw_name = "solos-Firmware.bin";
  554. if (card->atmel_flash)
  555. blocksize = ATMEL_SOLOS_BLOCK;
  556. else
  557. blocksize = SPI_FLASH_BLOCK;
  558. } else {
  559. dev_info(&card->dev->dev, "FPGA version doesn't support"
  560. " daughter board upgrades\n");
  561. return -EPERM;
  562. }
  563. break;
  564. default:
  565. return -ENODEV;
  566. }
  567. if (request_firmware(&fw, fw_name, &card->dev->dev))
  568. return -ENOENT;
  569. dev_info(&card->dev->dev, "Flash upgrade starting\n");
  570. /* New FPGAs require driver version before permitting flash upgrades */
  571. iowrite32(DRIVER_VERSION, card->config_regs + DRIVER_VER);
  572. numblocks = fw->size / blocksize;
  573. dev_info(&card->dev->dev, "Firmware size: %zd\n", fw->size);
  574. dev_info(&card->dev->dev, "Number of blocks: %d\n", numblocks);
  575. dev_info(&card->dev->dev, "Changing FPGA to Update mode\n");
  576. iowrite32(1, card->config_regs + FPGA_MODE);
  577. (void) ioread32(card->config_regs + FPGA_MODE);
  578. /* Set mode to Chip Erase */
  579. if(chip == 0 || chip == 2)
  580. dev_info(&card->dev->dev, "Set FPGA Flash mode to FPGA Chip Erase\n");
  581. if(chip == 1 || chip == 3)
  582. dev_info(&card->dev->dev, "Set FPGA Flash mode to Solos Chip Erase\n");
  583. iowrite32((chip * 2), card->config_regs + FLASH_MODE);
  584. iowrite32(1, card->config_regs + WRITE_FLASH);
  585. wait_event(card->fw_wq, !ioread32(card->config_regs + FLASH_BUSY));
  586. for (offset = 0; offset < fw->size; offset += blocksize) {
  587. int i;
  588. /* Clear write flag */
  589. iowrite32(0, card->config_regs + WRITE_FLASH);
  590. /* Set mode to Block Write */
  591. /* dev_info(&card->dev->dev, "Set FPGA Flash mode to Block Write\n"); */
  592. iowrite32(((chip * 2) + 1), card->config_regs + FLASH_MODE);
  593. /* Copy block to buffer, swapping each 16 bits for Atmel flash */
  594. for(i = 0; i < blocksize; i += 4) {
  595. uint32_t word;
  596. if (card->atmel_flash)
  597. word = swahb32p((uint32_t *)(fw->data + offset + i));
  598. else
  599. word = *(uint32_t *)(fw->data + offset + i);
  600. if(card->fpga_version > LEGACY_BUFFERS)
  601. iowrite32(word, FLASH_BUF + i);
  602. else
  603. iowrite32(word, RX_BUF(card, 3) + i);
  604. }
  605. /* Specify block number and then trigger flash write */
  606. iowrite32(offset / blocksize, card->config_regs + FLASH_BLOCK);
  607. iowrite32(1, card->config_regs + WRITE_FLASH);
  608. wait_event(card->fw_wq, !ioread32(card->config_regs + FLASH_BUSY));
  609. }
  610. release_firmware(fw);
  611. iowrite32(0, card->config_regs + WRITE_FLASH);
  612. iowrite32(0, card->config_regs + FPGA_MODE);
  613. iowrite32(0, card->config_regs + FLASH_MODE);
  614. dev_info(&card->dev->dev, "Returning FPGA to Data mode\n");
  615. return 0;
  616. }
  617. static irqreturn_t solos_irq(int irq, void *dev_id)
  618. {
  619. struct solos_card *card = dev_id;
  620. int handled = 1;
  621. iowrite32(0, card->config_regs + IRQ_CLEAR);
  622. /* If we're up and running, just kick the tasklet to process TX/RX */
  623. if (card->atmdev[0])
  624. tasklet_schedule(&card->tlet);
  625. else
  626. wake_up(&card->fw_wq);
  627. return IRQ_RETVAL(handled);
  628. }
  629. static void solos_bh(unsigned long card_arg)
  630. {
  631. struct solos_card *card = (void *)card_arg;
  632. uint32_t card_flags;
  633. uint32_t rx_done = 0;
  634. int port;
  635. /*
  636. * Since fpga_tx() is going to need to read the flags under its lock,
  637. * it can return them to us so that we don't have to hit PCI MMIO
  638. * again for the same information
  639. */
  640. card_flags = fpga_tx(card);
  641. for (port = 0; port < card->nr_ports; port++) {
  642. if (card_flags & (0x10 << port)) {
  643. struct pkt_hdr _hdr, *header;
  644. struct sk_buff *skb;
  645. struct atm_vcc *vcc;
  646. int size;
  647. if (card->using_dma) {
  648. skb = card->rx_skb[port];
  649. card->rx_skb[port] = NULL;
  650. dma_unmap_single(&card->dev->dev, SKB_CB(skb)->dma_addr,
  651. RX_DMA_SIZE, DMA_FROM_DEVICE);
  652. header = (void *)skb->data;
  653. size = le16_to_cpu(header->size);
  654. skb_put(skb, size + sizeof(*header));
  655. skb_pull(skb, sizeof(*header));
  656. } else {
  657. header = &_hdr;
  658. rx_done |= 0x10 << port;
  659. memcpy_fromio(header, RX_BUF(card, port), sizeof(*header));
  660. size = le16_to_cpu(header->size);
  661. if (size > (card->buffer_size - sizeof(*header))){
  662. dev_warn(&card->dev->dev, "Invalid buffer size\n");
  663. continue;
  664. }
  665. /* Use netdev_alloc_skb() because it adds NET_SKB_PAD of
  666. * headroom, and ensures we can route packets back out an
  667. * Ethernet interface (for example) without having to
  668. * reallocate. Adding NET_IP_ALIGN also ensures that both
  669. * PPPoATM and PPPoEoBR2684 packets end up aligned. */
  670. skb = netdev_alloc_skb_ip_align(NULL, size + 1);
  671. if (!skb) {
  672. if (net_ratelimit())
  673. dev_warn(&card->dev->dev, "Failed to allocate sk_buff for RX\n");
  674. continue;
  675. }
  676. memcpy_fromio(skb_put(skb, size),
  677. RX_BUF(card, port) + sizeof(*header),
  678. size);
  679. }
  680. if (atmdebug) {
  681. dev_info(&card->dev->dev, "Received: port %d\n", port);
  682. dev_info(&card->dev->dev, "size: %d VPI: %d VCI: %d\n",
  683. size, le16_to_cpu(header->vpi),
  684. le16_to_cpu(header->vci));
  685. print_buffer(skb);
  686. }
  687. switch (le16_to_cpu(header->type)) {
  688. case PKT_DATA:
  689. vcc = find_vcc(card->atmdev[port], le16_to_cpu(header->vpi),
  690. le16_to_cpu(header->vci));
  691. if (!vcc) {
  692. if (net_ratelimit())
  693. dev_warn(&card->dev->dev, "Received packet for unknown VPI.VCI %d.%d on port %d\n",
  694. le16_to_cpu(header->vpi), le16_to_cpu(header->vci),
  695. port);
  696. dev_kfree_skb_any(skb);
  697. break;
  698. }
  699. atm_charge(vcc, skb->truesize);
  700. vcc->push(vcc, skb);
  701. atomic_inc(&vcc->stats->rx);
  702. break;
  703. case PKT_STATUS:
  704. if (process_status(card, port, skb) &&
  705. net_ratelimit()) {
  706. dev_warn(&card->dev->dev, "Bad status packet of %d bytes on port %d:\n", skb->len, port);
  707. print_buffer(skb);
  708. }
  709. dev_kfree_skb_any(skb);
  710. break;
  711. case PKT_COMMAND:
  712. default: /* FIXME: Not really, surely? */
  713. if (process_command(card, port, skb))
  714. break;
  715. spin_lock(&card->cli_queue_lock);
  716. if (skb_queue_len(&card->cli_queue[port]) > 10) {
  717. if (net_ratelimit())
  718. dev_warn(&card->dev->dev, "Dropping console response on port %d\n",
  719. port);
  720. dev_kfree_skb_any(skb);
  721. } else
  722. skb_queue_tail(&card->cli_queue[port], skb);
  723. spin_unlock(&card->cli_queue_lock);
  724. break;
  725. }
  726. }
  727. /* Allocate RX skbs for any ports which need them */
  728. if (card->using_dma && card->atmdev[port] &&
  729. !card->rx_skb[port]) {
  730. /* Unlike the MMIO case (qv) we can't add NET_IP_ALIGN
  731. * here; the FPGA can only DMA to addresses which are
  732. * aligned to 4 bytes. */
  733. struct sk_buff *skb = dev_alloc_skb(RX_DMA_SIZE);
  734. if (skb) {
  735. SKB_CB(skb)->dma_addr =
  736. dma_map_single(&card->dev->dev, skb->data,
  737. RX_DMA_SIZE, DMA_FROM_DEVICE);
  738. iowrite32(SKB_CB(skb)->dma_addr,
  739. card->config_regs + RX_DMA_ADDR(port));
  740. card->rx_skb[port] = skb;
  741. } else {
  742. if (net_ratelimit())
  743. dev_warn(&card->dev->dev, "Failed to allocate RX skb");
  744. /* We'll have to try again later */
  745. tasklet_schedule(&card->tlet);
  746. }
  747. }
  748. }
  749. if (rx_done)
  750. iowrite32(rx_done, card->config_regs + FLAGS_ADDR);
  751. return;
  752. }
  753. static struct atm_vcc *find_vcc(struct atm_dev *dev, short vpi, int vci)
  754. {
  755. struct hlist_head *head;
  756. struct atm_vcc *vcc = NULL;
  757. struct sock *s;
  758. read_lock(&vcc_sklist_lock);
  759. head = &vcc_hash[vci & (VCC_HTABLE_SIZE -1)];
  760. sk_for_each(s, head) {
  761. vcc = atm_sk(s);
  762. if (vcc->dev == dev && vcc->vci == vci &&
  763. vcc->vpi == vpi && vcc->qos.rxtp.traffic_class != ATM_NONE &&
  764. test_bit(ATM_VF_READY, &vcc->flags))
  765. goto out;
  766. }
  767. vcc = NULL;
  768. out:
  769. read_unlock(&vcc_sklist_lock);
  770. return vcc;
  771. }
  772. static int popen(struct atm_vcc *vcc)
  773. {
  774. struct solos_card *card = vcc->dev->dev_data;
  775. struct sk_buff *skb;
  776. struct pkt_hdr *header;
  777. if (vcc->qos.aal != ATM_AAL5) {
  778. dev_warn(&card->dev->dev, "Unsupported ATM type %d\n",
  779. vcc->qos.aal);
  780. return -EINVAL;
  781. }
  782. skb = alloc_skb(sizeof(*header), GFP_KERNEL);
  783. if (!skb) {
  784. if (net_ratelimit())
  785. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in popen()\n");
  786. return -ENOMEM;
  787. }
  788. header = skb_put(skb, sizeof(*header));
  789. header->size = cpu_to_le16(0);
  790. header->vpi = cpu_to_le16(vcc->vpi);
  791. header->vci = cpu_to_le16(vcc->vci);
  792. header->type = cpu_to_le16(PKT_POPEN);
  793. fpga_queue(card, SOLOS_CHAN(vcc->dev), skb, NULL);
  794. set_bit(ATM_VF_ADDR, &vcc->flags);
  795. set_bit(ATM_VF_READY, &vcc->flags);
  796. return 0;
  797. }
  798. static void pclose(struct atm_vcc *vcc)
  799. {
  800. struct solos_card *card = vcc->dev->dev_data;
  801. unsigned char port = SOLOS_CHAN(vcc->dev);
  802. struct sk_buff *skb, *tmpskb;
  803. struct pkt_hdr *header;
  804. /* Remove any yet-to-be-transmitted packets from the pending queue */
  805. spin_lock(&card->tx_queue_lock);
  806. skb_queue_walk_safe(&card->tx_queue[port], skb, tmpskb) {
  807. if (SKB_CB(skb)->vcc == vcc) {
  808. skb_unlink(skb, &card->tx_queue[port]);
  809. solos_pop(vcc, skb);
  810. }
  811. }
  812. spin_unlock(&card->tx_queue_lock);
  813. skb = alloc_skb(sizeof(*header), GFP_KERNEL);
  814. if (!skb) {
  815. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in pclose()\n");
  816. return;
  817. }
  818. header = skb_put(skb, sizeof(*header));
  819. header->size = cpu_to_le16(0);
  820. header->vpi = cpu_to_le16(vcc->vpi);
  821. header->vci = cpu_to_le16(vcc->vci);
  822. header->type = cpu_to_le16(PKT_PCLOSE);
  823. skb_get(skb);
  824. fpga_queue(card, port, skb, NULL);
  825. if (!wait_event_timeout(card->param_wq, !skb_shared(skb), 5 * HZ))
  826. dev_warn(&card->dev->dev,
  827. "Timeout waiting for VCC close on port %d\n", port);
  828. dev_kfree_skb(skb);
  829. /* Hold up vcc_destroy_socket() (our caller) until solos_bh() in the
  830. tasklet has finished processing any incoming packets (and, more to
  831. the point, using the vcc pointer). */
  832. tasklet_unlock_wait(&card->tlet);
  833. clear_bit(ATM_VF_ADDR, &vcc->flags);
  834. return;
  835. }
  836. static int print_buffer(struct sk_buff *buf)
  837. {
  838. int len,i;
  839. char msg[500];
  840. char item[10];
  841. len = buf->len;
  842. for (i = 0; i < len; i++){
  843. if(i % 8 == 0)
  844. sprintf(msg, "%02X: ", i);
  845. sprintf(item,"%02X ",*(buf->data + i));
  846. strcat(msg, item);
  847. if(i % 8 == 7) {
  848. sprintf(item, "\n");
  849. strcat(msg, item);
  850. printk(KERN_DEBUG "%s", msg);
  851. }
  852. }
  853. if (i % 8 != 0) {
  854. sprintf(item, "\n");
  855. strcat(msg, item);
  856. printk(KERN_DEBUG "%s", msg);
  857. }
  858. printk(KERN_DEBUG "\n");
  859. return 0;
  860. }
  861. static void fpga_queue(struct solos_card *card, int port, struct sk_buff *skb,
  862. struct atm_vcc *vcc)
  863. {
  864. int old_len;
  865. unsigned long flags;
  866. SKB_CB(skb)->vcc = vcc;
  867. spin_lock_irqsave(&card->tx_queue_lock, flags);
  868. old_len = skb_queue_len(&card->tx_queue[port]);
  869. skb_queue_tail(&card->tx_queue[port], skb);
  870. if (!old_len)
  871. card->tx_mask |= (1 << port);
  872. spin_unlock_irqrestore(&card->tx_queue_lock, flags);
  873. /* Theoretically we could just schedule the tasklet here, but
  874. that introduces latency we don't want -- it's noticeable */
  875. if (!old_len)
  876. fpga_tx(card);
  877. }
  878. static uint32_t fpga_tx(struct solos_card *card)
  879. {
  880. uint32_t tx_pending, card_flags;
  881. uint32_t tx_started = 0;
  882. struct sk_buff *skb;
  883. struct atm_vcc *vcc;
  884. unsigned char port;
  885. unsigned long flags;
  886. spin_lock_irqsave(&card->tx_lock, flags);
  887. card_flags = ioread32(card->config_regs + FLAGS_ADDR);
  888. /*
  889. * The queue lock is required for _writing_ to tx_mask, but we're
  890. * OK to read it here without locking. The only potential update
  891. * that we could race with is in fpga_queue() where it sets a bit
  892. * for a new port... but it's going to call this function again if
  893. * it's doing that, anyway.
  894. */
  895. tx_pending = card->tx_mask & ~card_flags;
  896. for (port = 0; tx_pending; tx_pending >>= 1, port++) {
  897. if (tx_pending & 1) {
  898. struct sk_buff *oldskb = card->tx_skb[port];
  899. if (oldskb) {
  900. dma_unmap_single(&card->dev->dev, SKB_CB(oldskb)->dma_addr,
  901. oldskb->len, DMA_TO_DEVICE);
  902. card->tx_skb[port] = NULL;
  903. }
  904. spin_lock(&card->tx_queue_lock);
  905. skb = skb_dequeue(&card->tx_queue[port]);
  906. if (!skb)
  907. card->tx_mask &= ~(1 << port);
  908. spin_unlock(&card->tx_queue_lock);
  909. if (skb && !card->using_dma) {
  910. memcpy_toio(TX_BUF(card, port), skb->data, skb->len);
  911. tx_started |= 1 << port;
  912. oldskb = skb; /* We're done with this skb already */
  913. } else if (skb && card->using_dma) {
  914. unsigned char *data = skb->data;
  915. if ((unsigned long)data & card->dma_alignment) {
  916. data = card->dma_bounce + (BUF_SIZE * port);
  917. memcpy(data, skb->data, skb->len);
  918. }
  919. SKB_CB(skb)->dma_addr = dma_map_single(&card->dev->dev, data,
  920. skb->len, DMA_TO_DEVICE);
  921. card->tx_skb[port] = skb;
  922. iowrite32(SKB_CB(skb)->dma_addr,
  923. card->config_regs + TX_DMA_ADDR(port));
  924. }
  925. if (!oldskb)
  926. continue;
  927. /* Clean up and free oldskb now it's gone */
  928. if (atmdebug) {
  929. struct pkt_hdr *header = (void *)oldskb->data;
  930. int size = le16_to_cpu(header->size);
  931. skb_pull(oldskb, sizeof(*header));
  932. dev_info(&card->dev->dev, "Transmitted: port %d\n",
  933. port);
  934. dev_info(&card->dev->dev, "size: %d VPI: %d VCI: %d\n",
  935. size, le16_to_cpu(header->vpi),
  936. le16_to_cpu(header->vci));
  937. print_buffer(oldskb);
  938. }
  939. vcc = SKB_CB(oldskb)->vcc;
  940. if (vcc) {
  941. atomic_inc(&vcc->stats->tx);
  942. solos_pop(vcc, oldskb);
  943. } else {
  944. dev_kfree_skb_irq(oldskb);
  945. wake_up(&card->param_wq);
  946. }
  947. }
  948. }
  949. /* For non-DMA TX, write the 'TX start' bit for all four ports simultaneously */
  950. if (tx_started)
  951. iowrite32(tx_started, card->config_regs + FLAGS_ADDR);
  952. spin_unlock_irqrestore(&card->tx_lock, flags);
  953. return card_flags;
  954. }
  955. static int psend(struct atm_vcc *vcc, struct sk_buff *skb)
  956. {
  957. struct solos_card *card = vcc->dev->dev_data;
  958. struct pkt_hdr *header;
  959. int pktlen;
  960. pktlen = skb->len;
  961. if (pktlen > (BUF_SIZE - sizeof(*header))) {
  962. dev_warn(&card->dev->dev, "Length of PDU is too large. Dropping PDU.\n");
  963. solos_pop(vcc, skb);
  964. return 0;
  965. }
  966. if (!skb_clone_writable(skb, sizeof(*header))) {
  967. int expand_by = 0;
  968. int ret;
  969. if (skb_headroom(skb) < sizeof(*header))
  970. expand_by = sizeof(*header) - skb_headroom(skb);
  971. ret = pskb_expand_head(skb, expand_by, 0, GFP_ATOMIC);
  972. if (ret) {
  973. dev_warn(&card->dev->dev, "pskb_expand_head failed.\n");
  974. solos_pop(vcc, skb);
  975. return ret;
  976. }
  977. }
  978. header = skb_push(skb, sizeof(*header));
  979. /* This does _not_ include the size of the header */
  980. header->size = cpu_to_le16(pktlen);
  981. header->vpi = cpu_to_le16(vcc->vpi);
  982. header->vci = cpu_to_le16(vcc->vci);
  983. header->type = cpu_to_le16(PKT_DATA);
  984. fpga_queue(card, SOLOS_CHAN(vcc->dev), skb, vcc);
  985. return 0;
  986. }
  987. static const struct atmdev_ops fpga_ops = {
  988. .open = popen,
  989. .close = pclose,
  990. .ioctl = NULL,
  991. .getsockopt = NULL,
  992. .setsockopt = NULL,
  993. .send = psend,
  994. .send_oam = NULL,
  995. .phy_put = NULL,
  996. .phy_get = NULL,
  997. .change_qos = NULL,
  998. .proc_read = NULL,
  999. .owner = THIS_MODULE
  1000. };
  1001. static int fpga_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1002. {
  1003. int err;
  1004. uint16_t fpga_ver;
  1005. uint8_t major_ver, minor_ver;
  1006. uint32_t data32;
  1007. struct solos_card *card;
  1008. card = kzalloc(sizeof(*card), GFP_KERNEL);
  1009. if (!card)
  1010. return -ENOMEM;
  1011. card->dev = dev;
  1012. init_waitqueue_head(&card->fw_wq);
  1013. init_waitqueue_head(&card->param_wq);
  1014. err = pci_enable_device(dev);
  1015. if (err) {
  1016. dev_warn(&dev->dev, "Failed to enable PCI device\n");
  1017. goto out;
  1018. }
  1019. err = dma_set_mask_and_coherent(&dev->dev, DMA_BIT_MASK(32));
  1020. if (err) {
  1021. dev_warn(&dev->dev, "Failed to set 32-bit DMA mask\n");
  1022. goto out;
  1023. }
  1024. err = pci_request_regions(dev, "solos");
  1025. if (err) {
  1026. dev_warn(&dev->dev, "Failed to request regions\n");
  1027. goto out;
  1028. }
  1029. card->config_regs = pci_iomap(dev, 0, CONFIG_RAM_SIZE);
  1030. if (!card->config_regs) {
  1031. dev_warn(&dev->dev, "Failed to ioremap config registers\n");
  1032. err = -ENOMEM;
  1033. goto out_release_regions;
  1034. }
  1035. card->buffers = pci_iomap(dev, 1, DATA_RAM_SIZE);
  1036. if (!card->buffers) {
  1037. dev_warn(&dev->dev, "Failed to ioremap data buffers\n");
  1038. err = -ENOMEM;
  1039. goto out_unmap_config;
  1040. }
  1041. if (reset) {
  1042. iowrite32(1, card->config_regs + FPGA_MODE);
  1043. ioread32(card->config_regs + FPGA_MODE);
  1044. iowrite32(0, card->config_regs + FPGA_MODE);
  1045. ioread32(card->config_regs + FPGA_MODE);
  1046. }
  1047. data32 = ioread32(card->config_regs + FPGA_VER);
  1048. fpga_ver = (data32 & 0x0000FFFF);
  1049. major_ver = ((data32 & 0xFF000000) >> 24);
  1050. minor_ver = ((data32 & 0x00FF0000) >> 16);
  1051. card->fpga_version = FPGA_VERSION(major_ver,minor_ver);
  1052. if (card->fpga_version > LEGACY_BUFFERS)
  1053. card->buffer_size = BUF_SIZE;
  1054. else
  1055. card->buffer_size = OLD_BUF_SIZE;
  1056. dev_info(&dev->dev, "Solos FPGA Version %d.%02d svn-%d\n",
  1057. major_ver, minor_ver, fpga_ver);
  1058. if (fpga_ver < 37 && (fpga_upgrade || firmware_upgrade ||
  1059. db_fpga_upgrade || db_firmware_upgrade)) {
  1060. dev_warn(&dev->dev,
  1061. "FPGA too old; cannot upgrade flash. Use JTAG.\n");
  1062. fpga_upgrade = firmware_upgrade = 0;
  1063. db_fpga_upgrade = db_firmware_upgrade = 0;
  1064. }
  1065. /* Stopped using Atmel flash after 0.03-38 */
  1066. if (fpga_ver < 39)
  1067. card->atmel_flash = 1;
  1068. else
  1069. card->atmel_flash = 0;
  1070. data32 = ioread32(card->config_regs + PORTS);
  1071. card->nr_ports = (data32 & 0x000000FF);
  1072. if (card->fpga_version >= DMA_SUPPORTED) {
  1073. pci_set_master(dev);
  1074. card->using_dma = 1;
  1075. if (1) { /* All known FPGA versions so far */
  1076. card->dma_alignment = 3;
  1077. card->dma_bounce = kmalloc_array(card->nr_ports,
  1078. BUF_SIZE, GFP_KERNEL);
  1079. if (!card->dma_bounce) {
  1080. dev_warn(&card->dev->dev, "Failed to allocate DMA bounce buffers\n");
  1081. err = -ENOMEM;
  1082. /* Fallback to MMIO doesn't work */
  1083. goto out_unmap_both;
  1084. }
  1085. }
  1086. } else {
  1087. card->using_dma = 0;
  1088. /* Set RX empty flag for all ports */
  1089. iowrite32(0xF0, card->config_regs + FLAGS_ADDR);
  1090. }
  1091. pci_set_drvdata(dev, card);
  1092. tasklet_init(&card->tlet, solos_bh, (unsigned long)card);
  1093. spin_lock_init(&card->tx_lock);
  1094. spin_lock_init(&card->tx_queue_lock);
  1095. spin_lock_init(&card->cli_queue_lock);
  1096. spin_lock_init(&card->param_queue_lock);
  1097. INIT_LIST_HEAD(&card->param_queue);
  1098. err = request_irq(dev->irq, solos_irq, IRQF_SHARED,
  1099. "solos-pci", card);
  1100. if (err) {
  1101. dev_dbg(&card->dev->dev, "Failed to request interrupt IRQ: %d\n", dev->irq);
  1102. goto out_unmap_both;
  1103. }
  1104. iowrite32(1, card->config_regs + IRQ_EN_ADDR);
  1105. if (fpga_upgrade)
  1106. flash_upgrade(card, 0);
  1107. if (firmware_upgrade)
  1108. flash_upgrade(card, 1);
  1109. if (db_fpga_upgrade)
  1110. flash_upgrade(card, 2);
  1111. if (db_firmware_upgrade)
  1112. flash_upgrade(card, 3);
  1113. err = atm_init(card, &dev->dev);
  1114. if (err)
  1115. goto out_free_irq;
  1116. if (card->fpga_version >= DMA_SUPPORTED &&
  1117. sysfs_create_group(&card->dev->dev.kobj, &gpio_attr_group))
  1118. dev_err(&card->dev->dev, "Could not register parameter group for GPIOs\n");
  1119. return 0;
  1120. out_free_irq:
  1121. iowrite32(0, card->config_regs + IRQ_EN_ADDR);
  1122. free_irq(dev->irq, card);
  1123. tasklet_kill(&card->tlet);
  1124. out_unmap_both:
  1125. kfree(card->dma_bounce);
  1126. pci_iounmap(dev, card->buffers);
  1127. out_unmap_config:
  1128. pci_iounmap(dev, card->config_regs);
  1129. out_release_regions:
  1130. pci_release_regions(dev);
  1131. out:
  1132. kfree(card);
  1133. return err;
  1134. }
  1135. static int atm_init(struct solos_card *card, struct device *parent)
  1136. {
  1137. int i;
  1138. for (i = 0; i < card->nr_ports; i++) {
  1139. struct sk_buff *skb;
  1140. struct pkt_hdr *header;
  1141. skb_queue_head_init(&card->tx_queue[i]);
  1142. skb_queue_head_init(&card->cli_queue[i]);
  1143. card->atmdev[i] = atm_dev_register("solos-pci", parent, &fpga_ops, -1, NULL);
  1144. if (!card->atmdev[i]) {
  1145. dev_err(&card->dev->dev, "Could not register ATM device %d\n", i);
  1146. atm_remove(card);
  1147. return -ENODEV;
  1148. }
  1149. if (device_create_file(&card->atmdev[i]->class_dev, &dev_attr_console))
  1150. dev_err(&card->dev->dev, "Could not register console for ATM device %d\n", i);
  1151. if (sysfs_create_group(&card->atmdev[i]->class_dev.kobj, &solos_attr_group))
  1152. dev_err(&card->dev->dev, "Could not register parameter group for ATM device %d\n", i);
  1153. dev_info(&card->dev->dev, "Registered ATM device %d\n", card->atmdev[i]->number);
  1154. card->atmdev[i]->ci_range.vpi_bits = 8;
  1155. card->atmdev[i]->ci_range.vci_bits = 16;
  1156. card->atmdev[i]->dev_data = card;
  1157. card->atmdev[i]->phy_data = (void *)(unsigned long)i;
  1158. atm_dev_signal_change(card->atmdev[i], ATM_PHY_SIG_FOUND);
  1159. skb = alloc_skb(sizeof(*header), GFP_KERNEL);
  1160. if (!skb) {
  1161. dev_warn(&card->dev->dev, "Failed to allocate sk_buff in atm_init()\n");
  1162. continue;
  1163. }
  1164. header = skb_put(skb, sizeof(*header));
  1165. header->size = cpu_to_le16(0);
  1166. header->vpi = cpu_to_le16(0);
  1167. header->vci = cpu_to_le16(0);
  1168. header->type = cpu_to_le16(PKT_STATUS);
  1169. fpga_queue(card, i, skb, NULL);
  1170. }
  1171. return 0;
  1172. }
  1173. static void atm_remove(struct solos_card *card)
  1174. {
  1175. int i;
  1176. for (i = 0; i < card->nr_ports; i++) {
  1177. if (card->atmdev[i]) {
  1178. struct sk_buff *skb;
  1179. dev_info(&card->dev->dev, "Unregistering ATM device %d\n", card->atmdev[i]->number);
  1180. sysfs_remove_group(&card->atmdev[i]->class_dev.kobj, &solos_attr_group);
  1181. atm_dev_deregister(card->atmdev[i]);
  1182. skb = card->rx_skb[i];
  1183. if (skb) {
  1184. dma_unmap_single(&card->dev->dev, SKB_CB(skb)->dma_addr,
  1185. RX_DMA_SIZE, DMA_FROM_DEVICE);
  1186. dev_kfree_skb(skb);
  1187. }
  1188. skb = card->tx_skb[i];
  1189. if (skb) {
  1190. dma_unmap_single(&card->dev->dev, SKB_CB(skb)->dma_addr,
  1191. skb->len, DMA_TO_DEVICE);
  1192. dev_kfree_skb(skb);
  1193. }
  1194. while ((skb = skb_dequeue(&card->tx_queue[i])))
  1195. dev_kfree_skb(skb);
  1196. }
  1197. }
  1198. }
  1199. static void fpga_remove(struct pci_dev *dev)
  1200. {
  1201. struct solos_card *card = pci_get_drvdata(dev);
  1202. /* Disable IRQs */
  1203. iowrite32(0, card->config_regs + IRQ_EN_ADDR);
  1204. /* Reset FPGA */
  1205. iowrite32(1, card->config_regs + FPGA_MODE);
  1206. (void)ioread32(card->config_regs + FPGA_MODE);
  1207. if (card->fpga_version >= DMA_SUPPORTED)
  1208. sysfs_remove_group(&card->dev->dev.kobj, &gpio_attr_group);
  1209. atm_remove(card);
  1210. free_irq(dev->irq, card);
  1211. tasklet_kill(&card->tlet);
  1212. kfree(card->dma_bounce);
  1213. /* Release device from reset */
  1214. iowrite32(0, card->config_regs + FPGA_MODE);
  1215. (void)ioread32(card->config_regs + FPGA_MODE);
  1216. pci_iounmap(dev, card->buffers);
  1217. pci_iounmap(dev, card->config_regs);
  1218. pci_release_regions(dev);
  1219. pci_disable_device(dev);
  1220. kfree(card);
  1221. }
  1222. static const struct pci_device_id fpga_pci_tbl[] = {
  1223. { 0x10ee, 0x0300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1224. { 0, }
  1225. };
  1226. MODULE_DEVICE_TABLE(pci,fpga_pci_tbl);
  1227. static struct pci_driver fpga_driver = {
  1228. .name = "solos",
  1229. .id_table = fpga_pci_tbl,
  1230. .probe = fpga_probe,
  1231. .remove = fpga_remove,
  1232. };
  1233. static int __init solos_pci_init(void)
  1234. {
  1235. BUILD_BUG_ON(sizeof(struct solos_skb_cb) > sizeof(((struct sk_buff *)0)->cb));
  1236. printk(KERN_INFO "Solos PCI Driver Version %s\n", VERSION);
  1237. return pci_register_driver(&fpga_driver);
  1238. }
  1239. static void __exit solos_pci_exit(void)
  1240. {
  1241. pci_unregister_driver(&fpga_driver);
  1242. printk(KERN_INFO "Solos PCI Driver %s Unloaded\n", VERSION);
  1243. }
  1244. module_init(solos_pci_init);
  1245. module_exit(solos_pci_exit);