mpc8560ads.dts 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * MPC8560 ADS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. /include/ "e500v2_power_isa.dtsi"
  13. / {
  14. model = "MPC8560ADS";
  15. compatible = "MPC8560ADS", "MPC85xxADS";
  16. #address-cells = <1>;
  17. #size-cells = <1>;
  18. aliases {
  19. ethernet0 = &enet0;
  20. ethernet1 = &enet1;
  21. ethernet2 = &enet2;
  22. ethernet3 = &enet3;
  23. serial0 = &serial0;
  24. serial1 = &serial1;
  25. pci0 = &pci0;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. PowerPC,8560@0 {
  31. device_type = "cpu";
  32. reg = <0x0>;
  33. d-cache-line-size = <32>; // 32 bytes
  34. i-cache-line-size = <32>; // 32 bytes
  35. d-cache-size = <0x8000>; // L1, 32K
  36. i-cache-size = <0x8000>; // L1, 32K
  37. timebase-frequency = <82500000>;
  38. bus-frequency = <330000000>;
  39. clock-frequency = <825000000>;
  40. };
  41. };
  42. memory {
  43. device_type = "memory";
  44. reg = <0x0 0x10000000>;
  45. };
  46. soc8560@e0000000 {
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. device_type = "soc";
  50. compatible = "simple-bus";
  51. ranges = <0x0 0xe0000000 0x100000>;
  52. bus-frequency = <330000000>;
  53. ecm-law@0 {
  54. compatible = "fsl,ecm-law";
  55. reg = <0x0 0x1000>;
  56. fsl,num-laws = <8>;
  57. };
  58. ecm@1000 {
  59. compatible = "fsl,mpc8560-ecm", "fsl,ecm";
  60. reg = <0x1000 0x1000>;
  61. interrupts = <17 2>;
  62. interrupt-parent = <&mpic>;
  63. };
  64. memory-controller@2000 {
  65. compatible = "fsl,mpc8540-memory-controller";
  66. reg = <0x2000 0x1000>;
  67. interrupt-parent = <&mpic>;
  68. interrupts = <18 2>;
  69. };
  70. L2: l2-cache-controller@20000 {
  71. compatible = "fsl,mpc8540-l2-cache-controller";
  72. reg = <0x20000 0x1000>;
  73. cache-line-size = <32>; // 32 bytes
  74. cache-size = <0x40000>; // L2, 256K
  75. interrupt-parent = <&mpic>;
  76. interrupts = <16 2>;
  77. };
  78. dma@21300 {
  79. #address-cells = <1>;
  80. #size-cells = <1>;
  81. compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
  82. reg = <0x21300 0x4>;
  83. ranges = <0x0 0x21100 0x200>;
  84. cell-index = <0>;
  85. dma-channel@0 {
  86. compatible = "fsl,mpc8560-dma-channel",
  87. "fsl,eloplus-dma-channel";
  88. reg = <0x0 0x80>;
  89. cell-index = <0>;
  90. interrupt-parent = <&mpic>;
  91. interrupts = <20 2>;
  92. };
  93. dma-channel@80 {
  94. compatible = "fsl,mpc8560-dma-channel",
  95. "fsl,eloplus-dma-channel";
  96. reg = <0x80 0x80>;
  97. cell-index = <1>;
  98. interrupt-parent = <&mpic>;
  99. interrupts = <21 2>;
  100. };
  101. dma-channel@100 {
  102. compatible = "fsl,mpc8560-dma-channel",
  103. "fsl,eloplus-dma-channel";
  104. reg = <0x100 0x80>;
  105. cell-index = <2>;
  106. interrupt-parent = <&mpic>;
  107. interrupts = <22 2>;
  108. };
  109. dma-channel@180 {
  110. compatible = "fsl,mpc8560-dma-channel",
  111. "fsl,eloplus-dma-channel";
  112. reg = <0x180 0x80>;
  113. cell-index = <3>;
  114. interrupt-parent = <&mpic>;
  115. interrupts = <23 2>;
  116. };
  117. };
  118. enet0: ethernet@24000 {
  119. #address-cells = <1>;
  120. #size-cells = <1>;
  121. cell-index = <0>;
  122. device_type = "network";
  123. model = "TSEC";
  124. compatible = "gianfar";
  125. reg = <0x24000 0x1000>;
  126. ranges = <0x0 0x24000 0x1000>;
  127. local-mac-address = [ 00 00 00 00 00 00 ];
  128. interrupts = <29 2 30 2 34 2>;
  129. interrupt-parent = <&mpic>;
  130. tbi-handle = <&tbi0>;
  131. phy-handle = <&phy0>;
  132. mdio@520 {
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. compatible = "fsl,gianfar-mdio";
  136. reg = <0x520 0x20>;
  137. phy0: ethernet-phy@0 {
  138. interrupt-parent = <&mpic>;
  139. interrupts = <5 1>;
  140. reg = <0x0>;
  141. };
  142. phy1: ethernet-phy@1 {
  143. interrupt-parent = <&mpic>;
  144. interrupts = <5 1>;
  145. reg = <0x1>;
  146. };
  147. phy2: ethernet-phy@2 {
  148. interrupt-parent = <&mpic>;
  149. interrupts = <7 1>;
  150. reg = <0x2>;
  151. };
  152. phy3: ethernet-phy@3 {
  153. interrupt-parent = <&mpic>;
  154. interrupts = <7 1>;
  155. reg = <0x3>;
  156. };
  157. tbi0: tbi-phy@11 {
  158. reg = <0x11>;
  159. device_type = "tbi-phy";
  160. };
  161. };
  162. };
  163. enet1: ethernet@25000 {
  164. #address-cells = <1>;
  165. #size-cells = <1>;
  166. cell-index = <1>;
  167. device_type = "network";
  168. model = "TSEC";
  169. compatible = "gianfar";
  170. reg = <0x25000 0x1000>;
  171. ranges = <0x0 0x25000 0x1000>;
  172. local-mac-address = [ 00 00 00 00 00 00 ];
  173. interrupts = <35 2 36 2 40 2>;
  174. interrupt-parent = <&mpic>;
  175. tbi-handle = <&tbi1>;
  176. phy-handle = <&phy1>;
  177. mdio@520 {
  178. #address-cells = <1>;
  179. #size-cells = <0>;
  180. compatible = "fsl,gianfar-tbi";
  181. reg = <0x520 0x20>;
  182. tbi1: tbi-phy@11 {
  183. reg = <0x11>;
  184. device_type = "tbi-phy";
  185. };
  186. };
  187. };
  188. mpic: pic@40000 {
  189. interrupt-controller;
  190. #address-cells = <0>;
  191. #interrupt-cells = <2>;
  192. reg = <0x40000 0x40000>;
  193. compatible = "chrp,open-pic";
  194. device_type = "open-pic";
  195. };
  196. cpm@919c0 {
  197. #address-cells = <1>;
  198. #size-cells = <1>;
  199. compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
  200. reg = <0x919c0 0x30>;
  201. ranges;
  202. muram@80000 {
  203. #address-cells = <1>;
  204. #size-cells = <1>;
  205. ranges = <0x0 0x80000 0x10000>;
  206. data@0 {
  207. compatible = "fsl,cpm-muram-data";
  208. reg = <0x0 0x4000 0x9000 0x2000>;
  209. };
  210. };
  211. brg@919f0 {
  212. compatible = "fsl,mpc8560-brg",
  213. "fsl,cpm2-brg",
  214. "fsl,cpm-brg";
  215. reg = <0x919f0 0x10 0x915f0 0x10>;
  216. clock-frequency = <165000000>;
  217. };
  218. cpmpic: pic@90c00 {
  219. interrupt-controller;
  220. #address-cells = <0>;
  221. #interrupt-cells = <2>;
  222. interrupts = <46 2>;
  223. interrupt-parent = <&mpic>;
  224. reg = <0x90c00 0x80>;
  225. compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
  226. };
  227. serial0: serial@91a00 {
  228. device_type = "serial";
  229. compatible = "fsl,mpc8560-scc-uart",
  230. "fsl,cpm2-scc-uart";
  231. reg = <0x91a00 0x20 0x88000 0x100>;
  232. fsl,cpm-brg = <1>;
  233. fsl,cpm-command = <0x800000>;
  234. current-speed = <115200>;
  235. interrupts = <40 8>;
  236. interrupt-parent = <&cpmpic>;
  237. };
  238. serial1: serial@91a20 {
  239. device_type = "serial";
  240. compatible = "fsl,mpc8560-scc-uart",
  241. "fsl,cpm2-scc-uart";
  242. reg = <0x91a20 0x20 0x88100 0x100>;
  243. fsl,cpm-brg = <2>;
  244. fsl,cpm-command = <0x4a00000>;
  245. current-speed = <115200>;
  246. interrupts = <41 8>;
  247. interrupt-parent = <&cpmpic>;
  248. };
  249. enet2: ethernet@91320 {
  250. device_type = "network";
  251. compatible = "fsl,mpc8560-fcc-enet",
  252. "fsl,cpm2-fcc-enet";
  253. reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
  254. local-mac-address = [ 00 00 00 00 00 00 ];
  255. fsl,cpm-command = <0x16200300>;
  256. interrupts = <33 8>;
  257. interrupt-parent = <&cpmpic>;
  258. phy-handle = <&phy2>;
  259. };
  260. enet3: ethernet@91340 {
  261. device_type = "network";
  262. compatible = "fsl,mpc8560-fcc-enet",
  263. "fsl,cpm2-fcc-enet";
  264. reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
  265. local-mac-address = [ 00 00 00 00 00 00 ];
  266. fsl,cpm-command = <0x1a400300>;
  267. interrupts = <34 8>;
  268. interrupt-parent = <&cpmpic>;
  269. phy-handle = <&phy3>;
  270. };
  271. };
  272. };
  273. pci0: pci@e0008000 {
  274. #interrupt-cells = <1>;
  275. #size-cells = <2>;
  276. #address-cells = <3>;
  277. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  278. device_type = "pci";
  279. reg = <0xe0008000 0x1000>;
  280. clock-frequency = <66666666>;
  281. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  282. interrupt-map = <
  283. /* IDSEL 0x2 */
  284. 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
  285. 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
  286. 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
  287. 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
  288. /* IDSEL 0x3 */
  289. 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
  290. 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
  291. 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
  292. 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
  293. /* IDSEL 0x4 */
  294. 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
  295. 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
  296. 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
  297. 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
  298. /* IDSEL 0x5 */
  299. 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
  300. 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
  301. 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
  302. 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
  303. /* IDSEL 12 */
  304. 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
  305. 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
  306. 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
  307. 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
  308. /* IDSEL 13 */
  309. 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
  310. 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
  311. 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
  312. 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
  313. /* IDSEL 14*/
  314. 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
  315. 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
  316. 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
  317. 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
  318. /* IDSEL 15 */
  319. 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
  320. 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
  321. 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
  322. 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
  323. /* IDSEL 18 */
  324. 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
  325. 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
  326. 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
  327. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  328. /* IDSEL 19 */
  329. 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
  330. 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
  331. 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
  332. 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
  333. /* IDSEL 20 */
  334. 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
  335. 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
  336. 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
  337. 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
  338. /* IDSEL 21 */
  339. 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
  340. 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
  341. 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
  342. 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
  343. interrupt-parent = <&mpic>;
  344. interrupts = <24 2>;
  345. bus-range = <0 0>;
  346. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  347. 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
  348. };
  349. };