vgic.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright (C) 2015, 2016 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __KVM_ARM_VGIC_NEW_H__
  17. #define __KVM_ARM_VGIC_NEW_H__
  18. #include <linux/irqchip/arm-gic-common.h>
  19. #define PRODUCT_ID_KVM 0x4b /* ASCII code K */
  20. #define IMPLEMENTER_ARM 0x43b
  21. #define VGIC_ADDR_UNDEF (-1)
  22. #define IS_VGIC_ADDR_UNDEF(_x) ((_x) == VGIC_ADDR_UNDEF)
  23. #define INTERRUPT_ID_BITS_SPIS 10
  24. #define INTERRUPT_ID_BITS_ITS 16
  25. #define VGIC_PRI_BITS 5
  26. #define vgic_irq_is_sgi(intid) ((intid) < VGIC_NR_SGIS)
  27. #define VGIC_AFFINITY_0_SHIFT 0
  28. #define VGIC_AFFINITY_0_MASK (0xffUL << VGIC_AFFINITY_0_SHIFT)
  29. #define VGIC_AFFINITY_1_SHIFT 8
  30. #define VGIC_AFFINITY_1_MASK (0xffUL << VGIC_AFFINITY_1_SHIFT)
  31. #define VGIC_AFFINITY_2_SHIFT 16
  32. #define VGIC_AFFINITY_2_MASK (0xffUL << VGIC_AFFINITY_2_SHIFT)
  33. #define VGIC_AFFINITY_3_SHIFT 24
  34. #define VGIC_AFFINITY_3_MASK (0xffUL << VGIC_AFFINITY_3_SHIFT)
  35. #define VGIC_AFFINITY_LEVEL(reg, level) \
  36. ((((reg) & VGIC_AFFINITY_## level ##_MASK) \
  37. >> VGIC_AFFINITY_## level ##_SHIFT) << MPIDR_LEVEL_SHIFT(level))
  38. /*
  39. * The Userspace encodes the affinity differently from the MPIDR,
  40. * Below macro converts vgic userspace format to MPIDR reg format.
  41. */
  42. #define VGIC_TO_MPIDR(val) (VGIC_AFFINITY_LEVEL(val, 0) | \
  43. VGIC_AFFINITY_LEVEL(val, 1) | \
  44. VGIC_AFFINITY_LEVEL(val, 2) | \
  45. VGIC_AFFINITY_LEVEL(val, 3))
  46. /*
  47. * As per Documentation/virtual/kvm/devices/arm-vgic-v3.txt,
  48. * below macros are defined for CPUREG encoding.
  49. */
  50. #define KVM_REG_ARM_VGIC_SYSREG_OP0_MASK 0x000000000000c000
  51. #define KVM_REG_ARM_VGIC_SYSREG_OP0_SHIFT 14
  52. #define KVM_REG_ARM_VGIC_SYSREG_OP1_MASK 0x0000000000003800
  53. #define KVM_REG_ARM_VGIC_SYSREG_OP1_SHIFT 11
  54. #define KVM_REG_ARM_VGIC_SYSREG_CRN_MASK 0x0000000000000780
  55. #define KVM_REG_ARM_VGIC_SYSREG_CRN_SHIFT 7
  56. #define KVM_REG_ARM_VGIC_SYSREG_CRM_MASK 0x0000000000000078
  57. #define KVM_REG_ARM_VGIC_SYSREG_CRM_SHIFT 3
  58. #define KVM_REG_ARM_VGIC_SYSREG_OP2_MASK 0x0000000000000007
  59. #define KVM_REG_ARM_VGIC_SYSREG_OP2_SHIFT 0
  60. #define KVM_DEV_ARM_VGIC_SYSREG_MASK (KVM_REG_ARM_VGIC_SYSREG_OP0_MASK | \
  61. KVM_REG_ARM_VGIC_SYSREG_OP1_MASK | \
  62. KVM_REG_ARM_VGIC_SYSREG_CRN_MASK | \
  63. KVM_REG_ARM_VGIC_SYSREG_CRM_MASK | \
  64. KVM_REG_ARM_VGIC_SYSREG_OP2_MASK)
  65. /*
  66. * As per Documentation/virtual/kvm/devices/arm-vgic-its.txt,
  67. * below macros are defined for ITS table entry encoding.
  68. */
  69. #define KVM_ITS_CTE_VALID_SHIFT 63
  70. #define KVM_ITS_CTE_VALID_MASK BIT_ULL(63)
  71. #define KVM_ITS_CTE_RDBASE_SHIFT 16
  72. #define KVM_ITS_CTE_ICID_MASK GENMASK_ULL(15, 0)
  73. #define KVM_ITS_ITE_NEXT_SHIFT 48
  74. #define KVM_ITS_ITE_PINTID_SHIFT 16
  75. #define KVM_ITS_ITE_PINTID_MASK GENMASK_ULL(47, 16)
  76. #define KVM_ITS_ITE_ICID_MASK GENMASK_ULL(15, 0)
  77. #define KVM_ITS_DTE_VALID_SHIFT 63
  78. #define KVM_ITS_DTE_VALID_MASK BIT_ULL(63)
  79. #define KVM_ITS_DTE_NEXT_SHIFT 49
  80. #define KVM_ITS_DTE_NEXT_MASK GENMASK_ULL(62, 49)
  81. #define KVM_ITS_DTE_ITTADDR_SHIFT 5
  82. #define KVM_ITS_DTE_ITTADDR_MASK GENMASK_ULL(48, 5)
  83. #define KVM_ITS_DTE_SIZE_MASK GENMASK_ULL(4, 0)
  84. #define KVM_ITS_L1E_VALID_MASK BIT_ULL(63)
  85. /* we only support 64 kB translation table page size */
  86. #define KVM_ITS_L1E_ADDR_MASK GENMASK_ULL(51, 16)
  87. #define KVM_VGIC_V3_RDIST_INDEX_MASK GENMASK_ULL(11, 0)
  88. #define KVM_VGIC_V3_RDIST_FLAGS_MASK GENMASK_ULL(15, 12)
  89. #define KVM_VGIC_V3_RDIST_FLAGS_SHIFT 12
  90. #define KVM_VGIC_V3_RDIST_BASE_MASK GENMASK_ULL(51, 16)
  91. #define KVM_VGIC_V3_RDIST_COUNT_MASK GENMASK_ULL(63, 52)
  92. #define KVM_VGIC_V3_RDIST_COUNT_SHIFT 52
  93. #ifdef CONFIG_DEBUG_SPINLOCK
  94. #define DEBUG_SPINLOCK_BUG_ON(p) BUG_ON(p)
  95. #else
  96. #define DEBUG_SPINLOCK_BUG_ON(p)
  97. #endif
  98. /* Requires the irq_lock to be held by the caller. */
  99. static inline bool irq_is_pending(struct vgic_irq *irq)
  100. {
  101. if (irq->config == VGIC_CONFIG_EDGE)
  102. return irq->pending_latch;
  103. else
  104. return irq->pending_latch || irq->line_level;
  105. }
  106. static inline bool vgic_irq_is_mapped_level(struct vgic_irq *irq)
  107. {
  108. return irq->config == VGIC_CONFIG_LEVEL && irq->hw;
  109. }
  110. static inline int vgic_irq_get_lr_count(struct vgic_irq *irq)
  111. {
  112. /* Account for the active state as an interrupt */
  113. if (vgic_irq_is_sgi(irq->intid) && irq->source)
  114. return hweight8(irq->source) + irq->active;
  115. return irq_is_pending(irq) || irq->active;
  116. }
  117. static inline bool vgic_irq_is_multi_sgi(struct vgic_irq *irq)
  118. {
  119. return vgic_irq_get_lr_count(irq) > 1;
  120. }
  121. /*
  122. * This struct provides an intermediate representation of the fields contained
  123. * in the GICH_VMCR and ICH_VMCR registers, such that code exporting the GIC
  124. * state to userspace can generate either GICv2 or GICv3 CPU interface
  125. * registers regardless of the hardware backed GIC used.
  126. */
  127. struct vgic_vmcr {
  128. u32 grpen0;
  129. u32 grpen1;
  130. u32 ackctl;
  131. u32 fiqen;
  132. u32 cbpr;
  133. u32 eoim;
  134. u32 abpr;
  135. u32 bpr;
  136. u32 pmr; /* Priority mask field in the GICC_PMR and
  137. * ICC_PMR_EL1 priority field format */
  138. };
  139. struct vgic_reg_attr {
  140. struct kvm_vcpu *vcpu;
  141. gpa_t addr;
  142. };
  143. int vgic_v3_parse_attr(struct kvm_device *dev, struct kvm_device_attr *attr,
  144. struct vgic_reg_attr *reg_attr);
  145. int vgic_v2_parse_attr(struct kvm_device *dev, struct kvm_device_attr *attr,
  146. struct vgic_reg_attr *reg_attr);
  147. const struct vgic_register_region *
  148. vgic_get_mmio_region(struct kvm_vcpu *vcpu, struct vgic_io_device *iodev,
  149. gpa_t addr, int len);
  150. struct vgic_irq *vgic_get_irq(struct kvm *kvm, struct kvm_vcpu *vcpu,
  151. u32 intid);
  152. void vgic_put_irq(struct kvm *kvm, struct vgic_irq *irq);
  153. bool vgic_get_phys_line_level(struct vgic_irq *irq);
  154. void vgic_irq_set_phys_pending(struct vgic_irq *irq, bool pending);
  155. void vgic_irq_set_phys_active(struct vgic_irq *irq, bool active);
  156. bool vgic_queue_irq_unlock(struct kvm *kvm, struct vgic_irq *irq,
  157. unsigned long flags);
  158. void vgic_kick_vcpus(struct kvm *kvm);
  159. int vgic_check_ioaddr(struct kvm *kvm, phys_addr_t *ioaddr,
  160. phys_addr_t addr, phys_addr_t alignment);
  161. void vgic_v2_fold_lr_state(struct kvm_vcpu *vcpu);
  162. void vgic_v2_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr);
  163. void vgic_v2_clear_lr(struct kvm_vcpu *vcpu, int lr);
  164. void vgic_v2_set_underflow(struct kvm_vcpu *vcpu);
  165. void vgic_v2_set_npie(struct kvm_vcpu *vcpu);
  166. int vgic_v2_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr);
  167. int vgic_v2_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  168. int offset, u32 *val);
  169. int vgic_v2_cpuif_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  170. int offset, u32 *val);
  171. void vgic_v2_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  172. void vgic_v2_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  173. void vgic_v2_enable(struct kvm_vcpu *vcpu);
  174. int vgic_v2_probe(const struct gic_kvm_info *info);
  175. int vgic_v2_map_resources(struct kvm *kvm);
  176. int vgic_register_dist_iodev(struct kvm *kvm, gpa_t dist_base_address,
  177. enum vgic_type);
  178. void vgic_v2_init_lrs(void);
  179. void vgic_v2_load(struct kvm_vcpu *vcpu);
  180. void vgic_v2_put(struct kvm_vcpu *vcpu);
  181. void vgic_v2_vmcr_sync(struct kvm_vcpu *vcpu);
  182. void vgic_v2_save_state(struct kvm_vcpu *vcpu);
  183. void vgic_v2_restore_state(struct kvm_vcpu *vcpu);
  184. static inline void vgic_get_irq_kref(struct vgic_irq *irq)
  185. {
  186. if (irq->intid < VGIC_MIN_LPI)
  187. return;
  188. kref_get(&irq->refcount);
  189. }
  190. void vgic_v3_fold_lr_state(struct kvm_vcpu *vcpu);
  191. void vgic_v3_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr);
  192. void vgic_v3_clear_lr(struct kvm_vcpu *vcpu, int lr);
  193. void vgic_v3_set_underflow(struct kvm_vcpu *vcpu);
  194. void vgic_v3_set_npie(struct kvm_vcpu *vcpu);
  195. void vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  196. void vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  197. void vgic_v3_enable(struct kvm_vcpu *vcpu);
  198. int vgic_v3_probe(const struct gic_kvm_info *info);
  199. int vgic_v3_map_resources(struct kvm *kvm);
  200. int vgic_v3_lpi_sync_pending_status(struct kvm *kvm, struct vgic_irq *irq);
  201. int vgic_v3_save_pending_tables(struct kvm *kvm);
  202. int vgic_v3_set_redist_base(struct kvm *kvm, u32 index, u64 addr, u32 count);
  203. int vgic_register_redist_iodev(struct kvm_vcpu *vcpu);
  204. bool vgic_v3_check_base(struct kvm *kvm);
  205. void vgic_v3_load(struct kvm_vcpu *vcpu);
  206. void vgic_v3_put(struct kvm_vcpu *vcpu);
  207. void vgic_v3_vmcr_sync(struct kvm_vcpu *vcpu);
  208. bool vgic_has_its(struct kvm *kvm);
  209. int kvm_vgic_register_its_device(void);
  210. void vgic_enable_lpis(struct kvm_vcpu *vcpu);
  211. int vgic_its_inject_msi(struct kvm *kvm, struct kvm_msi *msi);
  212. int vgic_v3_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr);
  213. int vgic_v3_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  214. int offset, u32 *val);
  215. int vgic_v3_redist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  216. int offset, u32 *val);
  217. int vgic_v3_cpu_sysregs_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  218. u64 id, u64 *val);
  219. int vgic_v3_has_cpu_sysregs_attr(struct kvm_vcpu *vcpu, bool is_write, u64 id,
  220. u64 *reg);
  221. int vgic_v3_line_level_info_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  222. u32 intid, u64 *val);
  223. int kvm_register_vgic_device(unsigned long type);
  224. void vgic_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  225. void vgic_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  226. int vgic_lazy_init(struct kvm *kvm);
  227. int vgic_init(struct kvm *kvm);
  228. void vgic_debug_init(struct kvm *kvm);
  229. void vgic_debug_destroy(struct kvm *kvm);
  230. bool lock_all_vcpus(struct kvm *kvm);
  231. void unlock_all_vcpus(struct kvm *kvm);
  232. static inline int vgic_v3_max_apr_idx(struct kvm_vcpu *vcpu)
  233. {
  234. struct vgic_cpu *cpu_if = &vcpu->arch.vgic_cpu;
  235. /*
  236. * num_pri_bits are initialized with HW supported values.
  237. * We can rely safely on num_pri_bits even if VM has not
  238. * restored ICC_CTLR_EL1 before restoring APnR registers.
  239. */
  240. switch (cpu_if->num_pri_bits) {
  241. case 7: return 3;
  242. case 6: return 1;
  243. default: return 0;
  244. }
  245. }
  246. static inline bool
  247. vgic_v3_redist_region_full(struct vgic_redist_region *region)
  248. {
  249. if (!region->count)
  250. return false;
  251. return (region->free_index >= region->count);
  252. }
  253. struct vgic_redist_region *vgic_v3_rdist_free_slot(struct list_head *rdregs);
  254. static inline size_t
  255. vgic_v3_rd_region_size(struct kvm *kvm, struct vgic_redist_region *rdreg)
  256. {
  257. if (!rdreg->count)
  258. return atomic_read(&kvm->online_vcpus) * KVM_VGIC_V3_REDIST_SIZE;
  259. else
  260. return rdreg->count * KVM_VGIC_V3_REDIST_SIZE;
  261. }
  262. struct vgic_redist_region *vgic_v3_rdist_region_from_index(struct kvm *kvm,
  263. u32 index);
  264. bool vgic_v3_rdist_overlap(struct kvm *kvm, gpa_t base, size_t size);
  265. static inline bool vgic_dist_overlap(struct kvm *kvm, gpa_t base, size_t size)
  266. {
  267. struct vgic_dist *d = &kvm->arch.vgic;
  268. return (base + size > d->vgic_dist_base) &&
  269. (base < d->vgic_dist_base + KVM_VGIC_V3_DIST_SIZE);
  270. }
  271. int vgic_copy_lpi_list(struct kvm *kvm, struct kvm_vcpu *vcpu, u32 **intid_ptr);
  272. int vgic_its_resolve_lpi(struct kvm *kvm, struct vgic_its *its,
  273. u32 devid, u32 eventid, struct vgic_irq **irq);
  274. struct vgic_its *vgic_msi_to_its(struct kvm *kvm, struct kvm_msi *msi);
  275. bool vgic_supports_direct_msis(struct kvm *kvm);
  276. int vgic_v4_init(struct kvm *kvm);
  277. void vgic_v4_teardown(struct kvm *kvm);
  278. int vgic_v4_sync_hwstate(struct kvm_vcpu *vcpu);
  279. int vgic_v4_flush_hwstate(struct kvm_vcpu *vcpu);
  280. #endif