mlx5-abi.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
  2. /*
  3. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef MLX5_ABI_USER_H
  34. #define MLX5_ABI_USER_H
  35. #include <linux/types.h>
  36. #include <linux/if_ether.h> /* For ETH_ALEN. */
  37. #include <rdma/ib_user_ioctl_verbs.h>
  38. enum {
  39. MLX5_QP_FLAG_SIGNATURE = 1 << 0,
  40. MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
  41. MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
  42. MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
  43. MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
  44. MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
  45. };
  46. enum {
  47. MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
  48. };
  49. enum {
  50. MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
  51. };
  52. /* Increment this value if any changes that break userspace ABI
  53. * compatibility are made.
  54. */
  55. #define MLX5_IB_UVERBS_ABI_VERSION 1
  56. /* Make sure that all structs defined in this file remain laid out so
  57. * that they pack the same way on 32-bit and 64-bit architectures (to
  58. * avoid incompatibility between 32-bit userspace and 64-bit kernels).
  59. * In particular do not use pointer types -- pass pointers in __u64
  60. * instead.
  61. */
  62. struct mlx5_ib_alloc_ucontext_req {
  63. __u32 total_num_bfregs;
  64. __u32 num_low_latency_bfregs;
  65. };
  66. enum mlx5_lib_caps {
  67. MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
  68. };
  69. enum mlx5_ib_alloc_uctx_v2_flags {
  70. MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
  71. };
  72. struct mlx5_ib_alloc_ucontext_req_v2 {
  73. __u32 total_num_bfregs;
  74. __u32 num_low_latency_bfregs;
  75. __u32 flags;
  76. __u32 comp_mask;
  77. __u8 max_cqe_version;
  78. __u8 reserved0;
  79. __u16 reserved1;
  80. __u32 reserved2;
  81. __aligned_u64 lib_caps;
  82. };
  83. enum mlx5_ib_alloc_ucontext_resp_mask {
  84. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
  85. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
  86. };
  87. enum mlx5_user_cmds_supp_uhw {
  88. MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
  89. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
  90. };
  91. /* The eth_min_inline response value is set to off-by-one vs the FW
  92. * returned value to allow user-space to deal with older kernels.
  93. */
  94. enum mlx5_user_inline_mode {
  95. MLX5_USER_INLINE_MODE_NA,
  96. MLX5_USER_INLINE_MODE_NONE,
  97. MLX5_USER_INLINE_MODE_L2,
  98. MLX5_USER_INLINE_MODE_IP,
  99. MLX5_USER_INLINE_MODE_TCP_UDP,
  100. };
  101. enum {
  102. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
  103. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
  104. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
  105. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
  106. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
  107. };
  108. struct mlx5_ib_alloc_ucontext_resp {
  109. __u32 qp_tab_size;
  110. __u32 bf_reg_size;
  111. __u32 tot_bfregs;
  112. __u32 cache_line_size;
  113. __u16 max_sq_desc_sz;
  114. __u16 max_rq_desc_sz;
  115. __u32 max_send_wqebb;
  116. __u32 max_recv_wr;
  117. __u32 max_srq_recv_wr;
  118. __u16 num_ports;
  119. __u16 flow_action_flags;
  120. __u32 comp_mask;
  121. __u32 response_length;
  122. __u8 cqe_version;
  123. __u8 cmds_supp_uhw;
  124. __u8 eth_min_inline;
  125. __u8 clock_info_versions;
  126. __aligned_u64 hca_core_clock_offset;
  127. __u32 log_uar_size;
  128. __u32 num_uars_per_page;
  129. __u32 num_dyn_bfregs;
  130. __u32 dump_fill_mkey;
  131. };
  132. struct mlx5_ib_alloc_pd_resp {
  133. __u32 pdn;
  134. };
  135. struct mlx5_ib_tso_caps {
  136. __u32 max_tso; /* Maximum tso payload size in bytes */
  137. /* Corresponding bit will be set if qp type from
  138. * 'enum ib_qp_type' is supported, e.g.
  139. * supported_qpts |= 1 << IB_QPT_UD
  140. */
  141. __u32 supported_qpts;
  142. };
  143. struct mlx5_ib_rss_caps {
  144. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  145. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  146. __u8 reserved[7];
  147. };
  148. enum mlx5_ib_cqe_comp_res_format {
  149. MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
  150. MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
  151. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
  152. };
  153. struct mlx5_ib_cqe_comp_caps {
  154. __u32 max_num;
  155. __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
  156. };
  157. enum mlx5_ib_packet_pacing_cap_flags {
  158. MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
  159. };
  160. struct mlx5_packet_pacing_caps {
  161. __u32 qp_rate_limit_min;
  162. __u32 qp_rate_limit_max; /* In kpbs */
  163. /* Corresponding bit will be set if qp type from
  164. * 'enum ib_qp_type' is supported, e.g.
  165. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  166. */
  167. __u32 supported_qpts;
  168. __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
  169. __u8 reserved[3];
  170. };
  171. enum mlx5_ib_mpw_caps {
  172. MPW_RESERVED = 1 << 0,
  173. MLX5_IB_ALLOW_MPW = 1 << 1,
  174. MLX5_IB_SUPPORT_EMPW = 1 << 2,
  175. };
  176. enum mlx5_ib_sw_parsing_offloads {
  177. MLX5_IB_SW_PARSING = 1 << 0,
  178. MLX5_IB_SW_PARSING_CSUM = 1 << 1,
  179. MLX5_IB_SW_PARSING_LSO = 1 << 2,
  180. };
  181. struct mlx5_ib_sw_parsing_caps {
  182. __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
  183. /* Corresponding bit will be set if qp type from
  184. * 'enum ib_qp_type' is supported, e.g.
  185. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  186. */
  187. __u32 supported_qpts;
  188. };
  189. struct mlx5_ib_striding_rq_caps {
  190. __u32 min_single_stride_log_num_of_bytes;
  191. __u32 max_single_stride_log_num_of_bytes;
  192. __u32 min_single_wqe_log_num_of_strides;
  193. __u32 max_single_wqe_log_num_of_strides;
  194. /* Corresponding bit will be set if qp type from
  195. * 'enum ib_qp_type' is supported, e.g.
  196. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  197. */
  198. __u32 supported_qpts;
  199. __u32 reserved;
  200. };
  201. enum mlx5_ib_query_dev_resp_flags {
  202. /* Support 128B CQE compression */
  203. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
  204. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
  205. };
  206. enum mlx5_ib_tunnel_offloads {
  207. MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
  208. MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
  209. MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
  210. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
  211. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
  212. };
  213. struct mlx5_ib_query_device_resp {
  214. __u32 comp_mask;
  215. __u32 response_length;
  216. struct mlx5_ib_tso_caps tso_caps;
  217. struct mlx5_ib_rss_caps rss_caps;
  218. struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
  219. struct mlx5_packet_pacing_caps packet_pacing_caps;
  220. __u32 mlx5_ib_support_multi_pkt_send_wqes;
  221. __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
  222. struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
  223. struct mlx5_ib_striding_rq_caps striding_rq_caps;
  224. __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
  225. __u32 reserved;
  226. };
  227. enum mlx5_ib_create_cq_flags {
  228. MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
  229. };
  230. struct mlx5_ib_create_cq {
  231. __aligned_u64 buf_addr;
  232. __aligned_u64 db_addr;
  233. __u32 cqe_size;
  234. __u8 cqe_comp_en;
  235. __u8 cqe_comp_res_format;
  236. __u16 flags;
  237. };
  238. struct mlx5_ib_create_cq_resp {
  239. __u32 cqn;
  240. __u32 reserved;
  241. };
  242. struct mlx5_ib_resize_cq {
  243. __aligned_u64 buf_addr;
  244. __u16 cqe_size;
  245. __u16 reserved0;
  246. __u32 reserved1;
  247. };
  248. struct mlx5_ib_create_srq {
  249. __aligned_u64 buf_addr;
  250. __aligned_u64 db_addr;
  251. __u32 flags;
  252. __u32 reserved0; /* explicit padding (optional on i386) */
  253. __u32 uidx;
  254. __u32 reserved1;
  255. };
  256. struct mlx5_ib_create_srq_resp {
  257. __u32 srqn;
  258. __u32 reserved;
  259. };
  260. struct mlx5_ib_create_qp {
  261. __aligned_u64 buf_addr;
  262. __aligned_u64 db_addr;
  263. __u32 sq_wqe_count;
  264. __u32 rq_wqe_count;
  265. __u32 rq_wqe_shift;
  266. __u32 flags;
  267. __u32 uidx;
  268. __u32 bfreg_index;
  269. union {
  270. __aligned_u64 sq_buf_addr;
  271. __aligned_u64 access_key;
  272. };
  273. };
  274. /* RX Hash function flags */
  275. enum mlx5_rx_hash_function_flags {
  276. MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
  277. };
  278. /*
  279. * RX Hash flags, these flags allows to set which incoming packet's field should
  280. * participates in RX Hash. Each flag represent certain packet's field,
  281. * when the flag is set the field that is represented by the flag will
  282. * participate in RX Hash calculation.
  283. * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
  284. * and *TCP and *UDP flags can't be enabled together on the same QP.
  285. */
  286. enum mlx5_rx_hash_fields {
  287. MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
  288. MLX5_RX_HASH_DST_IPV4 = 1 << 1,
  289. MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
  290. MLX5_RX_HASH_DST_IPV6 = 1 << 3,
  291. MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
  292. MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
  293. MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
  294. MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
  295. MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
  296. /* Save bits for future fields */
  297. MLX5_RX_HASH_INNER = (1UL << 31),
  298. };
  299. struct mlx5_ib_create_qp_rss {
  300. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  301. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  302. __u8 rx_key_len; /* valid only for Toeplitz */
  303. __u8 reserved[6];
  304. __u8 rx_hash_key[128]; /* valid only for Toeplitz */
  305. __u32 comp_mask;
  306. __u32 flags;
  307. };
  308. struct mlx5_ib_create_qp_resp {
  309. __u32 bfreg_index;
  310. __u32 reserved;
  311. };
  312. struct mlx5_ib_alloc_mw {
  313. __u32 comp_mask;
  314. __u8 num_klms;
  315. __u8 reserved1;
  316. __u16 reserved2;
  317. };
  318. enum mlx5_ib_create_wq_mask {
  319. MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
  320. };
  321. struct mlx5_ib_create_wq {
  322. __aligned_u64 buf_addr;
  323. __aligned_u64 db_addr;
  324. __u32 rq_wqe_count;
  325. __u32 rq_wqe_shift;
  326. __u32 user_index;
  327. __u32 flags;
  328. __u32 comp_mask;
  329. __u32 single_stride_log_num_of_bytes;
  330. __u32 single_wqe_log_num_of_strides;
  331. __u32 two_byte_shift_en;
  332. };
  333. struct mlx5_ib_create_ah_resp {
  334. __u32 response_length;
  335. __u8 dmac[ETH_ALEN];
  336. __u8 reserved[6];
  337. };
  338. struct mlx5_ib_burst_info {
  339. __u32 max_burst_sz;
  340. __u16 typical_pkt_sz;
  341. __u16 reserved;
  342. };
  343. struct mlx5_ib_modify_qp {
  344. __u32 comp_mask;
  345. struct mlx5_ib_burst_info burst_info;
  346. __u32 reserved;
  347. };
  348. struct mlx5_ib_modify_qp_resp {
  349. __u32 response_length;
  350. __u32 dctn;
  351. };
  352. struct mlx5_ib_create_wq_resp {
  353. __u32 response_length;
  354. __u32 reserved;
  355. };
  356. struct mlx5_ib_create_rwq_ind_tbl_resp {
  357. __u32 response_length;
  358. __u32 reserved;
  359. };
  360. struct mlx5_ib_modify_wq {
  361. __u32 comp_mask;
  362. __u32 reserved;
  363. };
  364. struct mlx5_ib_clock_info {
  365. __u32 sign;
  366. __u32 resv;
  367. __aligned_u64 nsec;
  368. __aligned_u64 cycles;
  369. __aligned_u64 frac;
  370. __u32 mult;
  371. __u32 shift;
  372. __aligned_u64 mask;
  373. __aligned_u64 overflow_period;
  374. };
  375. enum mlx5_ib_mmap_cmd {
  376. MLX5_IB_MMAP_REGULAR_PAGE = 0,
  377. MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
  378. MLX5_IB_MMAP_WC_PAGE = 2,
  379. MLX5_IB_MMAP_NC_PAGE = 3,
  380. /* 5 is chosen in order to be compatible with old versions of libmlx5 */
  381. MLX5_IB_MMAP_CORE_CLOCK = 5,
  382. MLX5_IB_MMAP_ALLOC_WC = 6,
  383. MLX5_IB_MMAP_CLOCK_INFO = 7,
  384. MLX5_IB_MMAP_DEVICE_MEM = 8,
  385. };
  386. enum {
  387. MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
  388. };
  389. /* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
  390. enum {
  391. MLX5_IB_CLOCK_INFO_V1 = 0,
  392. };
  393. struct mlx5_ib_flow_counters_desc {
  394. __u32 description;
  395. __u32 index;
  396. };
  397. struct mlx5_ib_flow_counters_data {
  398. RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
  399. __u32 ncounters;
  400. __u32 reserved;
  401. };
  402. struct mlx5_ib_create_flow {
  403. __u32 ncounters_data;
  404. __u32 reserved;
  405. /*
  406. * Following are counters data based on ncounters_data, each
  407. * entry in the data[] should match a corresponding counter object
  408. * that was pointed by a counters spec upon the flow creation
  409. */
  410. struct mlx5_ib_flow_counters_data data[];
  411. };
  412. #endif /* MLX5_ABI_USER_H */