omap-dma.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __LINUX_OMAP_DMA_H
  3. #define __LINUX_OMAP_DMA_H
  4. #include <linux/omap-dmaengine.h>
  5. /*
  6. * Legacy OMAP DMA handling defines and functions
  7. *
  8. * NOTE: Do not use these any longer.
  9. *
  10. * Use the generic dmaengine functions as defined in
  11. * include/linux/dmaengine.h.
  12. *
  13. * Copyright (C) 2003 Nokia Corporation
  14. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  15. *
  16. */
  17. #include <linux/platform_device.h>
  18. #define INT_DMA_LCD (NR_IRQS_LEGACY + 25)
  19. #define OMAP1_DMA_TOUT_IRQ (1 << 0)
  20. #define OMAP_DMA_DROP_IRQ (1 << 1)
  21. #define OMAP_DMA_HALF_IRQ (1 << 2)
  22. #define OMAP_DMA_FRAME_IRQ (1 << 3)
  23. #define OMAP_DMA_LAST_IRQ (1 << 4)
  24. #define OMAP_DMA_BLOCK_IRQ (1 << 5)
  25. #define OMAP1_DMA_SYNC_IRQ (1 << 6)
  26. #define OMAP2_DMA_PKT_IRQ (1 << 7)
  27. #define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
  28. #define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
  29. #define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
  30. #define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
  31. #define OMAP_DMA_CCR_EN (1 << 7)
  32. #define OMAP_DMA_CCR_RD_ACTIVE (1 << 9)
  33. #define OMAP_DMA_CCR_WR_ACTIVE (1 << 10)
  34. #define OMAP_DMA_CCR_SEL_SRC_DST_SYNC (1 << 24)
  35. #define OMAP_DMA_CCR_BUFFERING_DISABLE (1 << 25)
  36. #define OMAP_DMA_DATA_TYPE_S8 0x00
  37. #define OMAP_DMA_DATA_TYPE_S16 0x01
  38. #define OMAP_DMA_DATA_TYPE_S32 0x02
  39. #define OMAP_DMA_SYNC_ELEMENT 0x00
  40. #define OMAP_DMA_SYNC_FRAME 0x01
  41. #define OMAP_DMA_SYNC_BLOCK 0x02
  42. #define OMAP_DMA_SYNC_PACKET 0x03
  43. #define OMAP_DMA_DST_SYNC_PREFETCH 0x02
  44. #define OMAP_DMA_SRC_SYNC 0x01
  45. #define OMAP_DMA_DST_SYNC 0x00
  46. #define OMAP_DMA_PORT_EMIFF 0x00
  47. #define OMAP_DMA_PORT_EMIFS 0x01
  48. #define OMAP_DMA_PORT_OCP_T1 0x02
  49. #define OMAP_DMA_PORT_TIPB 0x03
  50. #define OMAP_DMA_PORT_OCP_T2 0x04
  51. #define OMAP_DMA_PORT_MPUI 0x05
  52. #define OMAP_DMA_AMODE_CONSTANT 0x00
  53. #define OMAP_DMA_AMODE_POST_INC 0x01
  54. #define OMAP_DMA_AMODE_SINGLE_IDX 0x02
  55. #define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
  56. #define DMA_DEFAULT_FIFO_DEPTH 0x10
  57. #define DMA_DEFAULT_ARB_RATE 0x01
  58. /* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
  59. #define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
  60. #define DMA_THREAD_RESERVE_ONET (0x01 << 12)
  61. #define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
  62. #define DMA_THREAD_RESERVE_THREET (0x03 << 12)
  63. #define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
  64. #define DMA_THREAD_FIFO_75 (0x01 << 14)
  65. #define DMA_THREAD_FIFO_25 (0x02 << 14)
  66. #define DMA_THREAD_FIFO_50 (0x03 << 14)
  67. /* DMA4_OCP_SYSCONFIG bits */
  68. #define DMA_SYSCONFIG_MIDLEMODE_MASK (3 << 12)
  69. #define DMA_SYSCONFIG_CLOCKACTIVITY_MASK (3 << 8)
  70. #define DMA_SYSCONFIG_EMUFREE (1 << 5)
  71. #define DMA_SYSCONFIG_SIDLEMODE_MASK (3 << 3)
  72. #define DMA_SYSCONFIG_SOFTRESET (1 << 2)
  73. #define DMA_SYSCONFIG_AUTOIDLE (1 << 0)
  74. #define DMA_SYSCONFIG_MIDLEMODE(n) ((n) << 12)
  75. #define DMA_SYSCONFIG_SIDLEMODE(n) ((n) << 3)
  76. #define DMA_IDLEMODE_SMARTIDLE 0x2
  77. #define DMA_IDLEMODE_NO_IDLE 0x1
  78. #define DMA_IDLEMODE_FORCE_IDLE 0x0
  79. /* Chaining modes*/
  80. #ifndef CONFIG_ARCH_OMAP1
  81. #define OMAP_DMA_STATIC_CHAIN 0x1
  82. #define OMAP_DMA_DYNAMIC_CHAIN 0x2
  83. #define OMAP_DMA_CHAIN_ACTIVE 0x1
  84. #define OMAP_DMA_CHAIN_INACTIVE 0x0
  85. #endif
  86. #define DMA_CH_PRIO_HIGH 0x1
  87. #define DMA_CH_PRIO_LOW 0x0 /* Def */
  88. /* Errata handling */
  89. #define IS_DMA_ERRATA(id) (errata & (id))
  90. #define SET_DMA_ERRATA(id) (errata |= (id))
  91. #define DMA_ERRATA_IFRAME_BUFFERING BIT(0x0)
  92. #define DMA_ERRATA_PARALLEL_CHANNELS BIT(0x1)
  93. #define DMA_ERRATA_i378 BIT(0x2)
  94. #define DMA_ERRATA_i541 BIT(0x3)
  95. #define DMA_ERRATA_i88 BIT(0x4)
  96. #define DMA_ERRATA_3_3 BIT(0x5)
  97. #define DMA_ROMCODE_BUG BIT(0x6)
  98. /* Attributes for OMAP DMA Contrller */
  99. #define DMA_LINKED_LCH BIT(0x0)
  100. #define GLOBAL_PRIORITY BIT(0x1)
  101. #define RESERVE_CHANNEL BIT(0x2)
  102. #define IS_CSSA_32 BIT(0x3)
  103. #define IS_CDSA_32 BIT(0x4)
  104. #define IS_RW_PRIORITY BIT(0x5)
  105. #define ENABLE_1510_MODE BIT(0x6)
  106. #define SRC_PORT BIT(0x7)
  107. #define DST_PORT BIT(0x8)
  108. #define SRC_INDEX BIT(0x9)
  109. #define DST_INDEX BIT(0xa)
  110. #define IS_BURST_ONLY4 BIT(0xb)
  111. #define CLEAR_CSR_ON_READ BIT(0xc)
  112. #define IS_WORD_16 BIT(0xd)
  113. #define ENABLE_16XX_MODE BIT(0xe)
  114. #define HS_CHANNELS_RESERVED BIT(0xf)
  115. #define DMA_ENGINE_HANDLE_IRQ BIT(0x10)
  116. /* Defines for DMA Capabilities */
  117. #define DMA_HAS_TRANSPARENT_CAPS (0x1 << 18)
  118. #define DMA_HAS_CONSTANT_FILL_CAPS (0x1 << 19)
  119. #define DMA_HAS_DESCRIPTOR_CAPS (0x3 << 20)
  120. enum omap_reg_offsets {
  121. GCR, GSCR, GRST1, HW_ID,
  122. PCH2_ID, PCH0_ID, PCH1_ID, PCHG_ID,
  123. PCHD_ID, CAPS_0, CAPS_1, CAPS_2,
  124. CAPS_3, CAPS_4, PCH2_SR, PCH0_SR,
  125. PCH1_SR, PCHD_SR, REVISION, IRQSTATUS_L0,
  126. IRQSTATUS_L1, IRQSTATUS_L2, IRQSTATUS_L3, IRQENABLE_L0,
  127. IRQENABLE_L1, IRQENABLE_L2, IRQENABLE_L3, SYSSTATUS,
  128. OCP_SYSCONFIG,
  129. /* omap1+ specific */
  130. CPC, CCR2, LCH_CTRL,
  131. /* Common registers for all omap's */
  132. CSDP, CCR, CICR, CSR,
  133. CEN, CFN, CSFI, CSEI,
  134. CSAC, CDAC, CDEI,
  135. CDFI, CLNK_CTRL,
  136. /* Channel specific registers */
  137. CSSA, CDSA, COLOR,
  138. CCEN, CCFN,
  139. /* omap3630 and omap4 specific */
  140. CDP, CNDP, CCDN,
  141. };
  142. enum omap_dma_burst_mode {
  143. OMAP_DMA_DATA_BURST_DIS = 0,
  144. OMAP_DMA_DATA_BURST_4,
  145. OMAP_DMA_DATA_BURST_8,
  146. OMAP_DMA_DATA_BURST_16,
  147. };
  148. enum end_type {
  149. OMAP_DMA_LITTLE_ENDIAN = 0,
  150. OMAP_DMA_BIG_ENDIAN
  151. };
  152. enum omap_dma_color_mode {
  153. OMAP_DMA_COLOR_DIS = 0,
  154. OMAP_DMA_CONSTANT_FILL,
  155. OMAP_DMA_TRANSPARENT_COPY
  156. };
  157. enum omap_dma_write_mode {
  158. OMAP_DMA_WRITE_NON_POSTED = 0,
  159. OMAP_DMA_WRITE_POSTED,
  160. OMAP_DMA_WRITE_LAST_NON_POSTED
  161. };
  162. enum omap_dma_channel_mode {
  163. OMAP_DMA_LCH_2D = 0,
  164. OMAP_DMA_LCH_G,
  165. OMAP_DMA_LCH_P,
  166. OMAP_DMA_LCH_PD
  167. };
  168. struct omap_dma_channel_params {
  169. int data_type; /* data type 8,16,32 */
  170. int elem_count; /* number of elements in a frame */
  171. int frame_count; /* number of frames in a element */
  172. int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
  173. int src_amode; /* constant, post increment, indexed,
  174. double indexed */
  175. unsigned long src_start; /* source address : physical */
  176. int src_ei; /* source element index */
  177. int src_fi; /* source frame index */
  178. int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
  179. int dst_amode; /* constant, post increment, indexed,
  180. double indexed */
  181. unsigned long dst_start; /* source address : physical */
  182. int dst_ei; /* source element index */
  183. int dst_fi; /* source frame index */
  184. int trigger; /* trigger attached if the channel is
  185. synchronized */
  186. int sync_mode; /* sycn on element, frame , block or packet */
  187. int src_or_dst_synch; /* source synch(1) or destination synch(0) */
  188. int ie; /* interrupt enabled */
  189. unsigned char read_prio;/* read priority */
  190. unsigned char write_prio;/* write priority */
  191. #ifndef CONFIG_ARCH_OMAP1
  192. enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
  193. #endif
  194. };
  195. struct omap_dma_lch {
  196. int next_lch;
  197. int dev_id;
  198. u16 saved_csr;
  199. u16 enabled_irqs;
  200. const char *dev_name;
  201. void (*callback)(int lch, u16 ch_status, void *data);
  202. void *data;
  203. long flags;
  204. /* required for Dynamic chaining */
  205. int prev_linked_ch;
  206. int next_linked_ch;
  207. int state;
  208. int chain_id;
  209. int status;
  210. };
  211. struct omap_dma_dev_attr {
  212. u32 dev_caps;
  213. u16 lch_count;
  214. u16 chan_count;
  215. };
  216. enum {
  217. OMAP_DMA_REG_NONE,
  218. OMAP_DMA_REG_16BIT,
  219. OMAP_DMA_REG_2X16BIT,
  220. OMAP_DMA_REG_32BIT,
  221. };
  222. struct omap_dma_reg {
  223. u16 offset;
  224. u8 stride;
  225. u8 type;
  226. };
  227. #define SDMA_FILTER_PARAM(hw_req) ((int[]) { (hw_req) })
  228. struct dma_slave_map;
  229. /* System DMA platform data structure */
  230. struct omap_system_dma_plat_info {
  231. const struct omap_dma_reg *reg_map;
  232. unsigned channel_stride;
  233. struct omap_dma_dev_attr *dma_attr;
  234. u32 errata;
  235. void (*show_dma_caps)(void);
  236. void (*clear_lch_regs)(int lch);
  237. void (*clear_dma)(int lch);
  238. void (*dma_write)(u32 val, int reg, int lch);
  239. u32 (*dma_read)(int reg, int lch);
  240. const struct dma_slave_map *slave_map;
  241. int slavecnt;
  242. };
  243. #ifdef CONFIG_ARCH_OMAP2PLUS
  244. #define dma_omap2plus() 1
  245. #else
  246. #define dma_omap2plus() 0
  247. #endif
  248. #define dma_omap1() (!dma_omap2plus())
  249. #define __dma_omap15xx(d) (dma_omap1() && (d)->dev_caps & ENABLE_1510_MODE)
  250. #define __dma_omap16xx(d) (dma_omap1() && (d)->dev_caps & ENABLE_16XX_MODE)
  251. #define dma_omap15xx() __dma_omap15xx(d)
  252. #define dma_omap16xx() __dma_omap16xx(d)
  253. #if defined(CONFIG_ARCH_OMAP)
  254. extern struct omap_system_dma_plat_info *omap_get_plat_info(void);
  255. extern void omap_set_dma_priority(int lch, int dst_port, int priority);
  256. extern int omap_request_dma(int dev_id, const char *dev_name,
  257. void (*callback)(int lch, u16 ch_status, void *data),
  258. void *data, int *dma_ch);
  259. extern void omap_enable_dma_irq(int ch, u16 irq_bits);
  260. extern void omap_disable_dma_irq(int ch, u16 irq_bits);
  261. extern void omap_free_dma(int ch);
  262. extern void omap_start_dma(int lch);
  263. extern void omap_stop_dma(int lch);
  264. extern void omap_set_dma_transfer_params(int lch, int data_type,
  265. int elem_count, int frame_count,
  266. int sync_mode,
  267. int dma_trigger, int src_or_dst_synch);
  268. extern void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode);
  269. extern void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode);
  270. extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
  271. unsigned long src_start,
  272. int src_ei, int src_fi);
  273. extern void omap_set_dma_src_data_pack(int lch, int enable);
  274. extern void omap_set_dma_src_burst_mode(int lch,
  275. enum omap_dma_burst_mode burst_mode);
  276. extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
  277. unsigned long dest_start,
  278. int dst_ei, int dst_fi);
  279. extern void omap_set_dma_dest_data_pack(int lch, int enable);
  280. extern void omap_set_dma_dest_burst_mode(int lch,
  281. enum omap_dma_burst_mode burst_mode);
  282. extern void omap_set_dma_params(int lch,
  283. struct omap_dma_channel_params *params);
  284. extern void omap_dma_link_lch(int lch_head, int lch_queue);
  285. extern int omap_set_dma_callback(int lch,
  286. void (*callback)(int lch, u16 ch_status, void *data),
  287. void *data);
  288. extern dma_addr_t omap_get_dma_src_pos(int lch);
  289. extern dma_addr_t omap_get_dma_dst_pos(int lch);
  290. extern int omap_get_dma_active_status(int lch);
  291. extern int omap_dma_running(void);
  292. extern void omap_dma_set_global_params(int arb_rate, int max_fifo_depth,
  293. int tparams);
  294. void omap_dma_global_context_save(void);
  295. void omap_dma_global_context_restore(void);
  296. #if defined(CONFIG_ARCH_OMAP1) && IS_ENABLED(CONFIG_FB_OMAP)
  297. #include <mach/lcd_dma.h>
  298. #else
  299. static inline int omap_lcd_dma_running(void)
  300. {
  301. return 0;
  302. }
  303. #endif
  304. #else /* CONFIG_ARCH_OMAP */
  305. static inline struct omap_system_dma_plat_info *omap_get_plat_info(void)
  306. {
  307. return NULL;
  308. }
  309. static inline int omap_request_dma(int dev_id, const char *dev_name,
  310. void (*callback)(int lch, u16 ch_status, void *data),
  311. void *data, int *dma_ch)
  312. {
  313. return -ENODEV;
  314. }
  315. static inline void omap_free_dma(int ch) { }
  316. #endif /* CONFIG_ARCH_OMAP */
  317. #endif /* __LINUX_OMAP_DMA_H */