mt7622-reset.h 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Copyright (c) 2017 MediaTek Inc.
  3. * Author: Sean Wang <sean.wang@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7622
  15. #define _DT_BINDINGS_RESET_CONTROLLER_MT7622
  16. /* INFRACFG resets */
  17. #define MT7622_INFRA_EMI_REG_RST 0
  18. #define MT7622_INFRA_DRAMC0_A0_RST 1
  19. #define MT7622_INFRA_APCIRQ_EINT_RST 3
  20. #define MT7622_INFRA_APXGPT_RST 4
  21. #define MT7622_INFRA_SCPSYS_RST 5
  22. #define MT7622_INFRA_PMIC_WRAP_RST 7
  23. #define MT7622_INFRA_IRRX_RST 9
  24. #define MT7622_INFRA_EMI_RST 16
  25. #define MT7622_INFRA_WED0_RST 17
  26. #define MT7622_INFRA_DRAMC_RST 18
  27. #define MT7622_INFRA_CCI_INTF_RST 19
  28. #define MT7622_INFRA_TRNG_RST 21
  29. #define MT7622_INFRA_SYSIRQ_RST 22
  30. #define MT7622_INFRA_WED1_RST 25
  31. /* PERICFG Subsystem resets */
  32. #define MT7622_PERI_UART0_SW_RST 0
  33. #define MT7622_PERI_UART1_SW_RST 1
  34. #define MT7622_PERI_UART2_SW_RST 2
  35. #define MT7622_PERI_UART3_SW_RST 3
  36. #define MT7622_PERI_UART4_SW_RST 4
  37. #define MT7622_PERI_BTIF_SW_RST 6
  38. #define MT7622_PERI_PWM_SW_RST 8
  39. #define MT7622_PERI_AUXADC_SW_RST 10
  40. #define MT7622_PERI_DMA_SW_RST 11
  41. #define MT7622_PERI_IRTX_SW_RST 13
  42. #define MT7622_PERI_NFI_SW_RST 14
  43. #define MT7622_PERI_THERM_SW_RST 16
  44. #define MT7622_PERI_MSDC0_SW_RST 19
  45. #define MT7622_PERI_MSDC1_SW_RST 20
  46. #define MT7622_PERI_I2C0_SW_RST 22
  47. #define MT7622_PERI_I2C1_SW_RST 23
  48. #define MT7622_PERI_I2C2_SW_RST 24
  49. #define MT7622_PERI_SPI0_SW_RST 33
  50. #define MT7622_PERI_SPI1_SW_RST 34
  51. #define MT7622_PERI_FLASHIF_SW_RST 36
  52. /* TOPRGU resets */
  53. #define MT7622_TOPRGU_INFRA_RST 0
  54. #define MT7622_TOPRGU_ETHDMA_RST 1
  55. #define MT7622_TOPRGU_DDRPHY_RST 6
  56. #define MT7622_TOPRGU_INFRA_AO_RST 8
  57. #define MT7622_TOPRGU_CONN_RST 9
  58. #define MT7622_TOPRGU_APMIXED_RST 10
  59. #define MT7622_TOPRGU_CONN_MCU_RST 12
  60. /* PCIe/SATA Subsystem resets */
  61. #define MT7622_SATA_PHY_REG_RST 12
  62. #define MT7622_SATA_PHY_SW_RST 13
  63. #define MT7622_SATA_AXI_BUS_RST 15
  64. #define MT7622_PCIE1_CORE_RST 19
  65. #define MT7622_PCIE1_MMIO_RST 20
  66. #define MT7622_PCIE1_HRST 21
  67. #define MT7622_PCIE1_USER_RST 22
  68. #define MT7622_PCIE1_PIPE_RST 23
  69. #define MT7622_PCIE0_CORE_RST 27
  70. #define MT7622_PCIE0_MMIO_RST 28
  71. #define MT7622_PCIE0_HRST 29
  72. #define MT7622_PCIE0_USER_RST 30
  73. #define MT7622_PCIE0_PIPE_RST 31
  74. /* SSUSB Subsystem resets */
  75. #define MT7622_SSUSB_PHY_PWR_RST 3
  76. #define MT7622_SSUSB_MAC_PWR_RST 4
  77. /* ETHSYS Subsystem resets */
  78. #define MT7622_ETHSYS_SYS_RST 0
  79. #define MT7622_ETHSYS_MCM_RST 2
  80. #define MT7622_ETHSYS_HSDMA_RST 5
  81. #define MT7622_ETHSYS_FE_RST 6
  82. #define MT7622_ETHSYS_GMAC_RST 23
  83. #define MT7622_ETHSYS_EPHY_RST 24
  84. #define MT7622_ETHSYS_CRYPTO_RST 29
  85. #define MT7622_ETHSYS_PPE_RST 31
  86. #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT7622 */