rk3399-cru.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. /*
  2. * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
  3. * Author: Xing Zheng <zhengxing@rock-chips.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
  16. #define _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
  17. /* core clocks */
  18. #define PLL_APLLL 1
  19. #define PLL_APLLB 2
  20. #define PLL_DPLL 3
  21. #define PLL_CPLL 4
  22. #define PLL_GPLL 5
  23. #define PLL_NPLL 6
  24. #define PLL_VPLL 7
  25. #define ARMCLKL 8
  26. #define ARMCLKB 9
  27. /* sclk gates (special clocks) */
  28. #define SCLK_I2C1 65
  29. #define SCLK_I2C2 66
  30. #define SCLK_I2C3 67
  31. #define SCLK_I2C5 68
  32. #define SCLK_I2C6 69
  33. #define SCLK_I2C7 70
  34. #define SCLK_SPI0 71
  35. #define SCLK_SPI1 72
  36. #define SCLK_SPI2 73
  37. #define SCLK_SPI4 74
  38. #define SCLK_SPI5 75
  39. #define SCLK_SDMMC 76
  40. #define SCLK_SDIO 77
  41. #define SCLK_EMMC 78
  42. #define SCLK_TSADC 79
  43. #define SCLK_SARADC 80
  44. #define SCLK_UART0 81
  45. #define SCLK_UART1 82
  46. #define SCLK_UART2 83
  47. #define SCLK_UART3 84
  48. #define SCLK_SPDIF_8CH 85
  49. #define SCLK_I2S0_8CH 86
  50. #define SCLK_I2S1_8CH 87
  51. #define SCLK_I2S2_8CH 88
  52. #define SCLK_I2S_8CH_OUT 89
  53. #define SCLK_TIMER00 90
  54. #define SCLK_TIMER01 91
  55. #define SCLK_TIMER02 92
  56. #define SCLK_TIMER03 93
  57. #define SCLK_TIMER04 94
  58. #define SCLK_TIMER05 95
  59. #define SCLK_TIMER06 96
  60. #define SCLK_TIMER07 97
  61. #define SCLK_TIMER08 98
  62. #define SCLK_TIMER09 99
  63. #define SCLK_TIMER10 100
  64. #define SCLK_TIMER11 101
  65. #define SCLK_MACREF 102
  66. #define SCLK_MAC_RX 103
  67. #define SCLK_MAC_TX 104
  68. #define SCLK_MAC 105
  69. #define SCLK_MACREF_OUT 106
  70. #define SCLK_VOP0_PWM 107
  71. #define SCLK_VOP1_PWM 108
  72. #define SCLK_RGA_CORE 109
  73. #define SCLK_ISP0 110
  74. #define SCLK_ISP1 111
  75. #define SCLK_HDMI_CEC 112
  76. #define SCLK_HDMI_SFR 113
  77. #define SCLK_DP_CORE 114
  78. #define SCLK_PVTM_CORE_L 115
  79. #define SCLK_PVTM_CORE_B 116
  80. #define SCLK_PVTM_GPU 117
  81. #define SCLK_PVTM_DDR 118
  82. #define SCLK_MIPIDPHY_REF 119
  83. #define SCLK_MIPIDPHY_CFG 120
  84. #define SCLK_HSICPHY 121
  85. #define SCLK_USBPHY480M 122
  86. #define SCLK_USB2PHY0_REF 123
  87. #define SCLK_USB2PHY1_REF 124
  88. #define SCLK_UPHY0_TCPDPHY_REF 125
  89. #define SCLK_UPHY0_TCPDCORE 126
  90. #define SCLK_UPHY1_TCPDPHY_REF 127
  91. #define SCLK_UPHY1_TCPDCORE 128
  92. #define SCLK_USB3OTG0_REF 129
  93. #define SCLK_USB3OTG1_REF 130
  94. #define SCLK_USB3OTG0_SUSPEND 131
  95. #define SCLK_USB3OTG1_SUSPEND 132
  96. #define SCLK_CRYPTO0 133
  97. #define SCLK_CRYPTO1 134
  98. #define SCLK_CCI_TRACE 135
  99. #define SCLK_CS 136
  100. #define SCLK_CIF_OUT 137
  101. #define SCLK_PCIEPHY_REF 138
  102. #define SCLK_PCIE_CORE 139
  103. #define SCLK_M0_PERILP 140
  104. #define SCLK_M0_PERILP_DEC 141
  105. #define SCLK_CM0S 142
  106. #define SCLK_DBG_NOC 143
  107. #define SCLK_DBG_PD_CORE_B 144
  108. #define SCLK_DBG_PD_CORE_L 145
  109. #define SCLK_DFIMON0_TIMER 146
  110. #define SCLK_DFIMON1_TIMER 147
  111. #define SCLK_INTMEM0 148
  112. #define SCLK_INTMEM1 149
  113. #define SCLK_INTMEM2 150
  114. #define SCLK_INTMEM3 151
  115. #define SCLK_INTMEM4 152
  116. #define SCLK_INTMEM5 153
  117. #define SCLK_SDMMC_DRV 154
  118. #define SCLK_SDMMC_SAMPLE 155
  119. #define SCLK_SDIO_DRV 156
  120. #define SCLK_SDIO_SAMPLE 157
  121. #define SCLK_VDU_CORE 158
  122. #define SCLK_VDU_CA 159
  123. #define SCLK_PCIE_PM 160
  124. #define SCLK_SPDIF_REC_DPTX 161
  125. #define SCLK_DPHY_PLL 162
  126. #define SCLK_DPHY_TX0_CFG 163
  127. #define SCLK_DPHY_TX1RX1_CFG 164
  128. #define SCLK_DPHY_RX0_CFG 165
  129. #define SCLK_RMII_SRC 166
  130. #define SCLK_PCIEPHY_REF100M 167
  131. #define SCLK_DDRC 168
  132. #define SCLK_TESTCLKOUT1 169
  133. #define SCLK_TESTCLKOUT2 170
  134. #define DCLK_VOP0 180
  135. #define DCLK_VOP1 181
  136. #define DCLK_VOP0_DIV 182
  137. #define DCLK_VOP1_DIV 183
  138. #define DCLK_M0_PERILP 184
  139. #define DCLK_VOP0_FRAC 185
  140. #define DCLK_VOP1_FRAC 186
  141. #define FCLK_CM0S 190
  142. /* aclk gates */
  143. #define ACLK_PERIHP 192
  144. #define ACLK_PERIHP_NOC 193
  145. #define ACLK_PERILP0 194
  146. #define ACLK_PERILP0_NOC 195
  147. #define ACLK_PERF_PCIE 196
  148. #define ACLK_PCIE 197
  149. #define ACLK_INTMEM 198
  150. #define ACLK_TZMA 199
  151. #define ACLK_DCF 200
  152. #define ACLK_CCI 201
  153. #define ACLK_CCI_NOC0 202
  154. #define ACLK_CCI_NOC1 203
  155. #define ACLK_CCI_GRF 204
  156. #define ACLK_CENTER 205
  157. #define ACLK_CENTER_MAIN_NOC 206
  158. #define ACLK_CENTER_PERI_NOC 207
  159. #define ACLK_GPU 208
  160. #define ACLK_PERF_GPU 209
  161. #define ACLK_GPU_GRF 210
  162. #define ACLK_DMAC0_PERILP 211
  163. #define ACLK_DMAC1_PERILP 212
  164. #define ACLK_GMAC 213
  165. #define ACLK_GMAC_NOC 214
  166. #define ACLK_PERF_GMAC 215
  167. #define ACLK_VOP0_NOC 216
  168. #define ACLK_VOP0 217
  169. #define ACLK_VOP1_NOC 218
  170. #define ACLK_VOP1 219
  171. #define ACLK_RGA 220
  172. #define ACLK_RGA_NOC 221
  173. #define ACLK_HDCP 222
  174. #define ACLK_HDCP_NOC 223
  175. #define ACLK_HDCP22 224
  176. #define ACLK_IEP 225
  177. #define ACLK_IEP_NOC 226
  178. #define ACLK_VIO 227
  179. #define ACLK_VIO_NOC 228
  180. #define ACLK_ISP0 229
  181. #define ACLK_ISP1 230
  182. #define ACLK_ISP0_NOC 231
  183. #define ACLK_ISP1_NOC 232
  184. #define ACLK_ISP0_WRAPPER 233
  185. #define ACLK_ISP1_WRAPPER 234
  186. #define ACLK_VCODEC 235
  187. #define ACLK_VCODEC_NOC 236
  188. #define ACLK_VDU 237
  189. #define ACLK_VDU_NOC 238
  190. #define ACLK_PERI 239
  191. #define ACLK_EMMC 240
  192. #define ACLK_EMMC_CORE 241
  193. #define ACLK_EMMC_NOC 242
  194. #define ACLK_EMMC_GRF 243
  195. #define ACLK_USB3 244
  196. #define ACLK_USB3_NOC 245
  197. #define ACLK_USB3OTG0 246
  198. #define ACLK_USB3OTG1 247
  199. #define ACLK_USB3_RKSOC_AXI_PERF 248
  200. #define ACLK_USB3_GRF 249
  201. #define ACLK_GIC 250
  202. #define ACLK_GIC_NOC 251
  203. #define ACLK_GIC_ADB400_CORE_L_2_GIC 252
  204. #define ACLK_GIC_ADB400_CORE_B_2_GIC 253
  205. #define ACLK_GIC_ADB400_GIC_2_CORE_L 254
  206. #define ACLK_GIC_ADB400_GIC_2_CORE_B 255
  207. #define ACLK_CORE_ADB400_CORE_L_2_CCI500 256
  208. #define ACLK_CORE_ADB400_CORE_B_2_CCI500 257
  209. #define ACLK_ADB400M_PD_CORE_L 258
  210. #define ACLK_ADB400M_PD_CORE_B 259
  211. #define ACLK_PERF_CORE_L 260
  212. #define ACLK_PERF_CORE_B 261
  213. #define ACLK_GIC_PRE 262
  214. #define ACLK_VOP0_PRE 263
  215. #define ACLK_VOP1_PRE 264
  216. /* pclk gates */
  217. #define PCLK_PERIHP 320
  218. #define PCLK_PERIHP_NOC 321
  219. #define PCLK_PERILP0 322
  220. #define PCLK_PERILP1 323
  221. #define PCLK_PERILP1_NOC 324
  222. #define PCLK_PERILP_SGRF 325
  223. #define PCLK_PERIHP_GRF 326
  224. #define PCLK_PCIE 327
  225. #define PCLK_SGRF 328
  226. #define PCLK_INTR_ARB 329
  227. #define PCLK_CENTER_MAIN_NOC 330
  228. #define PCLK_CIC 331
  229. #define PCLK_COREDBG_B 332
  230. #define PCLK_COREDBG_L 333
  231. #define PCLK_DBG_CXCS_PD_CORE_B 334
  232. #define PCLK_DCF 335
  233. #define PCLK_GPIO2 336
  234. #define PCLK_GPIO3 337
  235. #define PCLK_GPIO4 338
  236. #define PCLK_GRF 339
  237. #define PCLK_HSICPHY 340
  238. #define PCLK_I2C1 341
  239. #define PCLK_I2C2 342
  240. #define PCLK_I2C3 343
  241. #define PCLK_I2C5 344
  242. #define PCLK_I2C6 345
  243. #define PCLK_I2C7 346
  244. #define PCLK_SPI0 347
  245. #define PCLK_SPI1 348
  246. #define PCLK_SPI2 349
  247. #define PCLK_SPI4 350
  248. #define PCLK_SPI5 351
  249. #define PCLK_UART0 352
  250. #define PCLK_UART1 353
  251. #define PCLK_UART2 354
  252. #define PCLK_UART3 355
  253. #define PCLK_TSADC 356
  254. #define PCLK_SARADC 357
  255. #define PCLK_GMAC 358
  256. #define PCLK_GMAC_NOC 359
  257. #define PCLK_TIMER0 360
  258. #define PCLK_TIMER1 361
  259. #define PCLK_EDP 362
  260. #define PCLK_EDP_NOC 363
  261. #define PCLK_EDP_CTRL 364
  262. #define PCLK_VIO 365
  263. #define PCLK_VIO_NOC 366
  264. #define PCLK_VIO_GRF 367
  265. #define PCLK_MIPI_DSI0 368
  266. #define PCLK_MIPI_DSI1 369
  267. #define PCLK_HDCP 370
  268. #define PCLK_HDCP_NOC 371
  269. #define PCLK_HDMI_CTRL 372
  270. #define PCLK_DP_CTRL 373
  271. #define PCLK_HDCP22 374
  272. #define PCLK_GASKET 375
  273. #define PCLK_DDR 376
  274. #define PCLK_DDR_MON 377
  275. #define PCLK_DDR_SGRF 378
  276. #define PCLK_ISP1_WRAPPER 379
  277. #define PCLK_WDT 380
  278. #define PCLK_EFUSE1024NS 381
  279. #define PCLK_EFUSE1024S 382
  280. #define PCLK_PMU_INTR_ARB 383
  281. #define PCLK_MAILBOX0 384
  282. #define PCLK_USBPHY_MUX_G 385
  283. #define PCLK_UPHY0_TCPHY_G 386
  284. #define PCLK_UPHY0_TCPD_G 387
  285. #define PCLK_UPHY1_TCPHY_G 388
  286. #define PCLK_UPHY1_TCPD_G 389
  287. #define PCLK_ALIVE 390
  288. /* hclk gates */
  289. #define HCLK_PERIHP 448
  290. #define HCLK_PERILP0 449
  291. #define HCLK_PERILP1 450
  292. #define HCLK_PERILP0_NOC 451
  293. #define HCLK_PERILP1_NOC 452
  294. #define HCLK_M0_PERILP 453
  295. #define HCLK_M0_PERILP_NOC 454
  296. #define HCLK_AHB1TOM 455
  297. #define HCLK_HOST0 456
  298. #define HCLK_HOST0_ARB 457
  299. #define HCLK_HOST1 458
  300. #define HCLK_HOST1_ARB 459
  301. #define HCLK_HSIC 460
  302. #define HCLK_SD 461
  303. #define HCLK_SDMMC 462
  304. #define HCLK_SDMMC_NOC 463
  305. #define HCLK_M_CRYPTO0 464
  306. #define HCLK_M_CRYPTO1 465
  307. #define HCLK_S_CRYPTO0 466
  308. #define HCLK_S_CRYPTO1 467
  309. #define HCLK_I2S0_8CH 468
  310. #define HCLK_I2S1_8CH 469
  311. #define HCLK_I2S2_8CH 470
  312. #define HCLK_SPDIF 471
  313. #define HCLK_VOP0_NOC 472
  314. #define HCLK_VOP0 473
  315. #define HCLK_VOP1_NOC 474
  316. #define HCLK_VOP1 475
  317. #define HCLK_ROM 476
  318. #define HCLK_IEP 477
  319. #define HCLK_IEP_NOC 478
  320. #define HCLK_ISP0 479
  321. #define HCLK_ISP1 480
  322. #define HCLK_ISP0_NOC 481
  323. #define HCLK_ISP1_NOC 482
  324. #define HCLK_ISP0_WRAPPER 483
  325. #define HCLK_ISP1_WRAPPER 484
  326. #define HCLK_RGA 485
  327. #define HCLK_RGA_NOC 486
  328. #define HCLK_HDCP 487
  329. #define HCLK_HDCP_NOC 488
  330. #define HCLK_HDCP22 489
  331. #define HCLK_VCODEC 490
  332. #define HCLK_VCODEC_NOC 491
  333. #define HCLK_VDU 492
  334. #define HCLK_VDU_NOC 493
  335. #define HCLK_SDIO 494
  336. #define HCLK_SDIO_NOC 495
  337. #define HCLK_SDIOAUDIO_NOC 496
  338. #define CLK_NR_CLKS (HCLK_SDIOAUDIO_NOC + 1)
  339. /* pmu-clocks indices */
  340. #define PLL_PPLL 1
  341. #define SCLK_32K_SUSPEND_PMU 2
  342. #define SCLK_SPI3_PMU 3
  343. #define SCLK_TIMER12_PMU 4
  344. #define SCLK_TIMER13_PMU 5
  345. #define SCLK_UART4_PMU 6
  346. #define SCLK_PVTM_PMU 7
  347. #define SCLK_WIFI_PMU 8
  348. #define SCLK_I2C0_PMU 9
  349. #define SCLK_I2C4_PMU 10
  350. #define SCLK_I2C8_PMU 11
  351. #define PCLK_SRC_PMU 19
  352. #define PCLK_PMU 20
  353. #define PCLK_PMUGRF_PMU 21
  354. #define PCLK_INTMEM1_PMU 22
  355. #define PCLK_GPIO0_PMU 23
  356. #define PCLK_GPIO1_PMU 24
  357. #define PCLK_SGRF_PMU 25
  358. #define PCLK_NOC_PMU 26
  359. #define PCLK_I2C0_PMU 27
  360. #define PCLK_I2C4_PMU 28
  361. #define PCLK_I2C8_PMU 29
  362. #define PCLK_RKPWM_PMU 30
  363. #define PCLK_SPI3_PMU 31
  364. #define PCLK_TIMER_PMU 32
  365. #define PCLK_MAILBOX_PMU 33
  366. #define PCLK_UART4_PMU 34
  367. #define PCLK_WDT_M0_PMU 35
  368. #define FCLK_CM0S_SRC_PMU 44
  369. #define FCLK_CM0S_PMU 45
  370. #define SCLK_CM0S_PMU 46
  371. #define HCLK_CM0S_PMU 47
  372. #define DCLK_CM0S_PMU 48
  373. #define PCLK_INTR_ARB_PMU 49
  374. #define HCLK_NOC_PMU 50
  375. #define CLKPMU_NR_CLKS (HCLK_NOC_PMU + 1)
  376. /* soft-reset indices */
  377. /* cru_softrst_con0 */
  378. #define SRST_CORE_L0 0
  379. #define SRST_CORE_B0 1
  380. #define SRST_CORE_PO_L0 2
  381. #define SRST_CORE_PO_B0 3
  382. #define SRST_L2_L 4
  383. #define SRST_L2_B 5
  384. #define SRST_ADB_L 6
  385. #define SRST_ADB_B 7
  386. #define SRST_A_CCI 8
  387. #define SRST_A_CCIM0_NOC 9
  388. #define SRST_A_CCIM1_NOC 10
  389. #define SRST_DBG_NOC 11
  390. /* cru_softrst_con1 */
  391. #define SRST_CORE_L0_T 16
  392. #define SRST_CORE_L1 17
  393. #define SRST_CORE_L2 18
  394. #define SRST_CORE_L3 19
  395. #define SRST_CORE_PO_L0_T 20
  396. #define SRST_CORE_PO_L1 21
  397. #define SRST_CORE_PO_L2 22
  398. #define SRST_CORE_PO_L3 23
  399. #define SRST_A_ADB400_GIC2COREL 24
  400. #define SRST_A_ADB400_COREL2GIC 25
  401. #define SRST_P_DBG_L 26
  402. #define SRST_L2_L_T 28
  403. #define SRST_ADB_L_T 29
  404. #define SRST_A_RKPERF_L 30
  405. #define SRST_PVTM_CORE_L 31
  406. /* cru_softrst_con2 */
  407. #define SRST_CORE_B0_T 32
  408. #define SRST_CORE_B1 33
  409. #define SRST_CORE_PO_B0_T 36
  410. #define SRST_CORE_PO_B1 37
  411. #define SRST_A_ADB400_GIC2COREB 40
  412. #define SRST_A_ADB400_COREB2GIC 41
  413. #define SRST_P_DBG_B 42
  414. #define SRST_L2_B_T 43
  415. #define SRST_ADB_B_T 45
  416. #define SRST_A_RKPERF_B 46
  417. #define SRST_PVTM_CORE_B 47
  418. /* cru_softrst_con3 */
  419. #define SRST_A_CCI_T 50
  420. #define SRST_A_CCIM0_NOC_T 51
  421. #define SRST_A_CCIM1_NOC_T 52
  422. #define SRST_A_ADB400M_PD_CORE_B_T 53
  423. #define SRST_A_ADB400M_PD_CORE_L_T 54
  424. #define SRST_DBG_NOC_T 55
  425. #define SRST_DBG_CXCS 56
  426. #define SRST_CCI_TRACE 57
  427. #define SRST_P_CCI_GRF 58
  428. /* cru_softrst_con4 */
  429. #define SRST_A_CENTER_MAIN_NOC 64
  430. #define SRST_A_CENTER_PERI_NOC 65
  431. #define SRST_P_CENTER_MAIN 66
  432. #define SRST_P_DDRMON 67
  433. #define SRST_P_CIC 68
  434. #define SRST_P_CENTER_SGRF 69
  435. #define SRST_DDR0_MSCH 70
  436. #define SRST_DDRCFG0_MSCH 71
  437. #define SRST_DDR0 72
  438. #define SRST_DDRPHY0 73
  439. #define SRST_DDR1_MSCH 74
  440. #define SRST_DDRCFG1_MSCH 75
  441. #define SRST_DDR1 76
  442. #define SRST_DDRPHY1 77
  443. #define SRST_DDR_CIC 78
  444. #define SRST_PVTM_DDR 79
  445. /* cru_softrst_con5 */
  446. #define SRST_A_VCODEC_NOC 80
  447. #define SRST_A_VCODEC 81
  448. #define SRST_H_VCODEC_NOC 82
  449. #define SRST_H_VCODEC 83
  450. #define SRST_A_VDU_NOC 88
  451. #define SRST_A_VDU 89
  452. #define SRST_H_VDU_NOC 90
  453. #define SRST_H_VDU 91
  454. #define SRST_VDU_CORE 92
  455. #define SRST_VDU_CA 93
  456. /* cru_softrst_con6 */
  457. #define SRST_A_IEP_NOC 96
  458. #define SRST_A_VOP_IEP 97
  459. #define SRST_A_IEP 98
  460. #define SRST_H_IEP_NOC 99
  461. #define SRST_H_IEP 100
  462. #define SRST_A_RGA_NOC 102
  463. #define SRST_A_RGA 103
  464. #define SRST_H_RGA_NOC 104
  465. #define SRST_H_RGA 105
  466. #define SRST_RGA_CORE 106
  467. #define SRST_EMMC_NOC 108
  468. #define SRST_EMMC 109
  469. #define SRST_EMMC_GRF 110
  470. /* cru_softrst_con7 */
  471. #define SRST_A_PERIHP_NOC 112
  472. #define SRST_P_PERIHP_GRF 113
  473. #define SRST_H_PERIHP_NOC 114
  474. #define SRST_USBHOST0 115
  475. #define SRST_HOSTC0_AUX 116
  476. #define SRST_HOST0_ARB 117
  477. #define SRST_USBHOST1 118
  478. #define SRST_HOSTC1_AUX 119
  479. #define SRST_HOST1_ARB 120
  480. #define SRST_SDIO0 121
  481. #define SRST_SDMMC 122
  482. #define SRST_HSIC 123
  483. #define SRST_HSIC_AUX 124
  484. #define SRST_AHB1TOM 125
  485. #define SRST_P_PERIHP_NOC 126
  486. #define SRST_HSICPHY 127
  487. /* cru_softrst_con8 */
  488. #define SRST_A_PCIE 128
  489. #define SRST_P_PCIE 129
  490. #define SRST_PCIE_CORE 130
  491. #define SRST_PCIE_MGMT 131
  492. #define SRST_PCIE_MGMT_STICKY 132
  493. #define SRST_PCIE_PIPE 133
  494. #define SRST_PCIE_PM 134
  495. #define SRST_PCIEPHY 135
  496. #define SRST_A_GMAC_NOC 136
  497. #define SRST_A_GMAC 137
  498. #define SRST_P_GMAC_NOC 138
  499. #define SRST_P_GMAC_GRF 140
  500. #define SRST_HSICPHY_POR 142
  501. #define SRST_HSICPHY_UTMI 143
  502. /* cru_softrst_con9 */
  503. #define SRST_USB2PHY0_POR 144
  504. #define SRST_USB2PHY0_UTMI_PORT0 145
  505. #define SRST_USB2PHY0_UTMI_PORT1 146
  506. #define SRST_USB2PHY0_EHCIPHY 147
  507. #define SRST_UPHY0_PIPE_L00 148
  508. #define SRST_UPHY0 149
  509. #define SRST_UPHY0_TCPDPWRUP 150
  510. #define SRST_USB2PHY1_POR 152
  511. #define SRST_USB2PHY1_UTMI_PORT0 153
  512. #define SRST_USB2PHY1_UTMI_PORT1 154
  513. #define SRST_USB2PHY1_EHCIPHY 155
  514. #define SRST_UPHY1_PIPE_L00 156
  515. #define SRST_UPHY1 157
  516. #define SRST_UPHY1_TCPDPWRUP 158
  517. /* cru_softrst_con10 */
  518. #define SRST_A_PERILP0_NOC 160
  519. #define SRST_A_DCF 161
  520. #define SRST_GIC500 162
  521. #define SRST_DMAC0_PERILP0 163
  522. #define SRST_DMAC1_PERILP0 164
  523. #define SRST_TZMA 165
  524. #define SRST_INTMEM 166
  525. #define SRST_ADB400_MST0 167
  526. #define SRST_ADB400_MST1 168
  527. #define SRST_ADB400_SLV0 169
  528. #define SRST_ADB400_SLV1 170
  529. #define SRST_H_PERILP0 171
  530. #define SRST_H_PERILP0_NOC 172
  531. #define SRST_ROM 173
  532. #define SRST_CRYPTO_S 174
  533. #define SRST_CRYPTO_M 175
  534. /* cru_softrst_con11 */
  535. #define SRST_P_DCF 176
  536. #define SRST_CM0S_NOC 177
  537. #define SRST_CM0S 178
  538. #define SRST_CM0S_DBG 179
  539. #define SRST_CM0S_PO 180
  540. #define SRST_CRYPTO 181
  541. #define SRST_P_PERILP1_SGRF 182
  542. #define SRST_P_PERILP1_GRF 183
  543. #define SRST_CRYPTO1_S 184
  544. #define SRST_CRYPTO1_M 185
  545. #define SRST_CRYPTO1 186
  546. #define SRST_GIC_NOC 188
  547. #define SRST_SD_NOC 189
  548. #define SRST_SDIOAUDIO_BRG 190
  549. /* cru_softrst_con12 */
  550. #define SRST_H_PERILP1 192
  551. #define SRST_H_PERILP1_NOC 193
  552. #define SRST_H_I2S0_8CH 194
  553. #define SRST_H_I2S1_8CH 195
  554. #define SRST_H_I2S2_8CH 196
  555. #define SRST_H_SPDIF_8CH 197
  556. #define SRST_P_PERILP1_NOC 198
  557. #define SRST_P_EFUSE_1024 199
  558. #define SRST_P_EFUSE_1024S 200
  559. #define SRST_P_I2C0 201
  560. #define SRST_P_I2C1 202
  561. #define SRST_P_I2C2 203
  562. #define SRST_P_I2C3 204
  563. #define SRST_P_I2C4 205
  564. #define SRST_P_I2C5 206
  565. #define SRST_P_MAILBOX0 207
  566. /* cru_softrst_con13 */
  567. #define SRST_P_UART0 208
  568. #define SRST_P_UART1 209
  569. #define SRST_P_UART2 210
  570. #define SRST_P_UART3 211
  571. #define SRST_P_SARADC 212
  572. #define SRST_P_TSADC 213
  573. #define SRST_P_SPI0 214
  574. #define SRST_P_SPI1 215
  575. #define SRST_P_SPI2 216
  576. #define SRST_P_SPI3 217
  577. #define SRST_P_SPI4 218
  578. #define SRST_SPI0 219
  579. #define SRST_SPI1 220
  580. #define SRST_SPI2 221
  581. #define SRST_SPI3 222
  582. #define SRST_SPI4 223
  583. /* cru_softrst_con14 */
  584. #define SRST_I2S0_8CH 224
  585. #define SRST_I2S1_8CH 225
  586. #define SRST_I2S2_8CH 226
  587. #define SRST_SPDIF_8CH 227
  588. #define SRST_UART0 228
  589. #define SRST_UART1 229
  590. #define SRST_UART2 230
  591. #define SRST_UART3 231
  592. #define SRST_TSADC 232
  593. #define SRST_I2C0 233
  594. #define SRST_I2C1 234
  595. #define SRST_I2C2 235
  596. #define SRST_I2C3 236
  597. #define SRST_I2C4 237
  598. #define SRST_I2C5 238
  599. #define SRST_SDIOAUDIO_NOC 239
  600. /* cru_softrst_con15 */
  601. #define SRST_A_VIO_NOC 240
  602. #define SRST_A_HDCP_NOC 241
  603. #define SRST_A_HDCP 242
  604. #define SRST_H_HDCP_NOC 243
  605. #define SRST_H_HDCP 244
  606. #define SRST_P_HDCP_NOC 245
  607. #define SRST_P_HDCP 246
  608. #define SRST_P_HDMI_CTRL 247
  609. #define SRST_P_DP_CTRL 248
  610. #define SRST_S_DP_CTRL 249
  611. #define SRST_C_DP_CTRL 250
  612. #define SRST_P_MIPI_DSI0 251
  613. #define SRST_P_MIPI_DSI1 252
  614. #define SRST_DP_CORE 253
  615. #define SRST_DP_I2S 254
  616. /* cru_softrst_con16 */
  617. #define SRST_GASKET 256
  618. #define SRST_VIO_GRF 258
  619. #define SRST_DPTX_SPDIF_REC 259
  620. #define SRST_HDMI_CTRL 260
  621. #define SRST_HDCP_CTRL 261
  622. #define SRST_A_ISP0_NOC 262
  623. #define SRST_A_ISP1_NOC 263
  624. #define SRST_H_ISP0_NOC 266
  625. #define SRST_H_ISP1_NOC 267
  626. #define SRST_H_ISP0 268
  627. #define SRST_H_ISP1 269
  628. #define SRST_ISP0 270
  629. #define SRST_ISP1 271
  630. /* cru_softrst_con17 */
  631. #define SRST_A_VOP0_NOC 272
  632. #define SRST_A_VOP1_NOC 273
  633. #define SRST_A_VOP0 274
  634. #define SRST_A_VOP1 275
  635. #define SRST_H_VOP0_NOC 276
  636. #define SRST_H_VOP1_NOC 277
  637. #define SRST_H_VOP0 278
  638. #define SRST_H_VOP1 279
  639. #define SRST_D_VOP0 280
  640. #define SRST_D_VOP1 281
  641. #define SRST_VOP0_PWM 282
  642. #define SRST_VOP1_PWM 283
  643. #define SRST_P_EDP_NOC 284
  644. #define SRST_P_EDP_CTRL 285
  645. /* cru_softrst_con18 */
  646. #define SRST_A_GPU 288
  647. #define SRST_A_GPU_NOC 289
  648. #define SRST_A_GPU_GRF 290
  649. #define SRST_PVTM_GPU 291
  650. #define SRST_A_USB3_NOC 292
  651. #define SRST_A_USB3_OTG0 293
  652. #define SRST_A_USB3_OTG1 294
  653. #define SRST_A_USB3_GRF 295
  654. #define SRST_PMU 296
  655. /* cru_softrst_con19 */
  656. #define SRST_P_TIMER0_5 304
  657. #define SRST_TIMER0 305
  658. #define SRST_TIMER1 306
  659. #define SRST_TIMER2 307
  660. #define SRST_TIMER3 308
  661. #define SRST_TIMER4 309
  662. #define SRST_TIMER5 310
  663. #define SRST_P_TIMER6_11 311
  664. #define SRST_TIMER6 312
  665. #define SRST_TIMER7 313
  666. #define SRST_TIMER8 314
  667. #define SRST_TIMER9 315
  668. #define SRST_TIMER10 316
  669. #define SRST_TIMER11 317
  670. #define SRST_P_INTR_ARB_PMU 318
  671. #define SRST_P_ALIVE_SGRF 319
  672. /* cru_softrst_con20 */
  673. #define SRST_P_GPIO2 320
  674. #define SRST_P_GPIO3 321
  675. #define SRST_P_GPIO4 322
  676. #define SRST_P_GRF 323
  677. #define SRST_P_ALIVE_NOC 324
  678. #define SRST_P_WDT0 325
  679. #define SRST_P_WDT1 326
  680. #define SRST_P_INTR_ARB 327
  681. #define SRST_P_UPHY0_DPTX 328
  682. #define SRST_P_UPHY0_APB 330
  683. #define SRST_P_UPHY0_TCPHY 332
  684. #define SRST_P_UPHY1_TCPHY 333
  685. #define SRST_P_UPHY0_TCPDCTRL 334
  686. #define SRST_P_UPHY1_TCPDCTRL 335
  687. /* pmu soft-reset indices */
  688. /* pmu_cru_softrst_con0 */
  689. #define SRST_P_NOC 0
  690. #define SRST_P_INTMEM 1
  691. #define SRST_H_CM0S 2
  692. #define SRST_H_CM0S_NOC 3
  693. #define SRST_DBG_CM0S 4
  694. #define SRST_PO_CM0S 5
  695. #define SRST_P_SPI6 6
  696. #define SRST_SPI6 7
  697. #define SRST_P_TIMER_0_1 8
  698. #define SRST_P_TIMER_0 9
  699. #define SRST_P_TIMER_1 10
  700. #define SRST_P_UART4 11
  701. #define SRST_UART4 12
  702. #define SRST_P_WDT 13
  703. /* pmu_cru_softrst_con1 */
  704. #define SRST_P_I2C6 16
  705. #define SRST_P_I2C7 17
  706. #define SRST_P_I2C8 18
  707. #define SRST_P_MAILBOX 19
  708. #define SRST_P_RKPWM 20
  709. #define SRST_P_PMUGRF 21
  710. #define SRST_P_SGRF 22
  711. #define SRST_P_GPIO0 23
  712. #define SRST_P_GPIO1 24
  713. #define SRST_P_CRU 25
  714. #define SRST_P_INTR 26
  715. #define SRST_PVTM 27
  716. #define SRST_I2C6 28
  717. #define SRST_I2C7 29
  718. #define SRST_I2C8 30
  719. #endif