drm_dp_helper.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. #include <linux/types.h>
  25. #include <linux/i2c.h>
  26. #include <linux/delay.h>
  27. /*
  28. * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
  29. * DP and DPCD versions are independent. Differences from 1.0 are not noted,
  30. * 1.0 devices basically don't exist in the wild.
  31. *
  32. * Abbreviations, in chronological order:
  33. *
  34. * eDP: Embedded DisplayPort version 1
  35. * DPI: DisplayPort Interoperability Guideline v1.1a
  36. * 1.2: DisplayPort 1.2
  37. * MST: Multistream Transport - part of DP 1.2a
  38. *
  39. * 1.2 formally includes both eDP and DPI definitions.
  40. */
  41. #define DP_AUX_MAX_PAYLOAD_BYTES 16
  42. #define DP_AUX_I2C_WRITE 0x0
  43. #define DP_AUX_I2C_READ 0x1
  44. #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
  45. #define DP_AUX_I2C_MOT 0x4
  46. #define DP_AUX_NATIVE_WRITE 0x8
  47. #define DP_AUX_NATIVE_READ 0x9
  48. #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
  49. #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
  50. #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
  51. #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
  52. #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
  53. #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
  54. #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
  55. #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
  56. /* AUX CH addresses */
  57. /* DPCD */
  58. #define DP_DPCD_REV 0x000
  59. # define DP_DPCD_REV_10 0x10
  60. # define DP_DPCD_REV_11 0x11
  61. # define DP_DPCD_REV_12 0x12
  62. # define DP_DPCD_REV_13 0x13
  63. # define DP_DPCD_REV_14 0x14
  64. #define DP_MAX_LINK_RATE 0x001
  65. #define DP_MAX_LANE_COUNT 0x002
  66. # define DP_MAX_LANE_COUNT_MASK 0x1f
  67. # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
  68. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  69. #define DP_MAX_DOWNSPREAD 0x003
  70. # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
  71. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  72. # define DP_TPS4_SUPPORTED (1 << 7)
  73. #define DP_NORP 0x004
  74. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  75. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  76. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  77. # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
  78. # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
  79. # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
  80. # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
  81. # define DP_FORMAT_CONVERSION (1 << 3)
  82. # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
  83. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  84. #define DP_DOWN_STREAM_PORT_COUNT 0x007
  85. # define DP_PORT_COUNT_MASK 0x0f
  86. # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
  87. # define DP_OUI_SUPPORT (1 << 7)
  88. #define DP_RECEIVE_PORT_0_CAP_0 0x008
  89. # define DP_LOCAL_EDID_PRESENT (1 << 1)
  90. # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
  91. #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
  92. #define DP_RECEIVE_PORT_1_CAP_0 0x00a
  93. #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
  94. #define DP_I2C_SPEED_CAP 0x00c /* DPI */
  95. # define DP_I2C_SPEED_1K 0x01
  96. # define DP_I2C_SPEED_5K 0x02
  97. # define DP_I2C_SPEED_10K 0x04
  98. # define DP_I2C_SPEED_100K 0x08
  99. # define DP_I2C_SPEED_400K 0x10
  100. # define DP_I2C_SPEED_1M 0x20
  101. #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
  102. # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
  103. # define DP_FRAMING_CHANGE_CAP (1 << 1)
  104. # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
  105. #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
  106. # define DP_TRAINING_AUX_RD_MASK 0x7F /* XXX 1.2? */
  107. #define DP_ADAPTER_CAP 0x00f /* 1.2 */
  108. # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
  109. # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
  110. #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
  111. # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
  112. /* Multiple stream transport */
  113. #define DP_FAUX_CAP 0x020 /* 1.2 */
  114. # define DP_FAUX_CAP_1 (1 << 0)
  115. #define DP_MSTM_CAP 0x021 /* 1.2 */
  116. # define DP_MST_CAP (1 << 0)
  117. #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
  118. /* AV_SYNC_DATA_BLOCK 1.2 */
  119. #define DP_AV_GRANULARITY 0x023
  120. # define DP_AG_FACTOR_MASK (0xf << 0)
  121. # define DP_AG_FACTOR_3MS (0 << 0)
  122. # define DP_AG_FACTOR_2MS (1 << 0)
  123. # define DP_AG_FACTOR_1MS (2 << 0)
  124. # define DP_AG_FACTOR_500US (3 << 0)
  125. # define DP_AG_FACTOR_200US (4 << 0)
  126. # define DP_AG_FACTOR_100US (5 << 0)
  127. # define DP_AG_FACTOR_10US (6 << 0)
  128. # define DP_AG_FACTOR_1US (7 << 0)
  129. # define DP_VG_FACTOR_MASK (0xf << 4)
  130. # define DP_VG_FACTOR_3MS (0 << 4)
  131. # define DP_VG_FACTOR_2MS (1 << 4)
  132. # define DP_VG_FACTOR_1MS (2 << 4)
  133. # define DP_VG_FACTOR_500US (3 << 4)
  134. # define DP_VG_FACTOR_200US (4 << 4)
  135. # define DP_VG_FACTOR_100US (5 << 4)
  136. #define DP_AUD_DEC_LAT0 0x024
  137. #define DP_AUD_DEC_LAT1 0x025
  138. #define DP_AUD_PP_LAT0 0x026
  139. #define DP_AUD_PP_LAT1 0x027
  140. #define DP_VID_INTER_LAT 0x028
  141. #define DP_VID_PROG_LAT 0x029
  142. #define DP_REP_LAT 0x02a
  143. #define DP_AUD_DEL_INS0 0x02b
  144. #define DP_AUD_DEL_INS1 0x02c
  145. #define DP_AUD_DEL_INS2 0x02d
  146. /* End of AV_SYNC_DATA_BLOCK */
  147. #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
  148. # define DP_ALPM_CAP (1 << 0)
  149. #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
  150. # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
  151. #define DP_GUID 0x030 /* 1.2 */
  152. #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
  153. # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
  154. #define DP_DSC_REV 0x061
  155. # define DP_DSC_MAJOR_MASK (0xf << 0)
  156. # define DP_DSC_MINOR_MASK (0xf << 4)
  157. # define DP_DSC_MAJOR_SHIFT 0
  158. # define DP_DSC_MINOR_SHIFT 4
  159. #define DP_DSC_RC_BUF_BLK_SIZE 0x062
  160. # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
  161. # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
  162. # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
  163. # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
  164. #define DP_DSC_RC_BUF_SIZE 0x063
  165. #define DP_DSC_SLICE_CAP_1 0x064
  166. # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
  167. # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
  168. # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
  169. # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
  170. # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
  171. # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
  172. # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
  173. #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
  174. # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
  175. # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
  176. # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
  177. # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
  178. # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
  179. # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
  180. # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
  181. # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
  182. # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
  183. # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
  184. #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
  185. # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
  186. #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
  187. #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
  188. #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
  189. # define DP_DSC_RGB (1 << 0)
  190. # define DP_DSC_YCbCr444 (1 << 1)
  191. # define DP_DSC_YCbCr422_Simple (1 << 2)
  192. # define DP_DSC_YCbCr422_Native (1 << 3)
  193. # define DP_DSC_YCbCr420_Native (1 << 4)
  194. #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
  195. # define DP_DSC_8_BPC (1 << 1)
  196. # define DP_DSC_10_BPC (1 << 2)
  197. # define DP_DSC_12_BPC (1 << 3)
  198. #define DP_DSC_PEAK_THROUGHPUT 0x06B
  199. # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
  200. # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
  201. # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
  202. # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
  203. # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
  204. # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
  205. # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
  206. # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
  207. # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
  208. # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
  209. # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
  210. # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
  211. # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
  212. # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
  213. # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
  214. # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
  215. # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
  216. # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
  217. # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
  218. # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
  219. # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
  220. # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
  221. # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
  222. # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
  223. # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
  224. # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
  225. # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
  226. # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
  227. # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
  228. # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
  229. # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
  230. # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
  231. #define DP_DSC_MAX_SLICE_WIDTH 0x06C
  232. #define DP_DSC_SLICE_CAP_2 0x06D
  233. # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
  234. # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
  235. # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
  236. #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
  237. # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
  238. # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
  239. # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
  240. # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
  241. # define DP_DSC_BITS_PER_PIXEL_1 0x4
  242. #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
  243. # define DP_PSR_IS_SUPPORTED 1
  244. # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
  245. # define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
  246. #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
  247. # define DP_PSR_NO_TRAIN_ON_EXIT 1
  248. # define DP_PSR_SETUP_TIME_330 (0 << 1)
  249. # define DP_PSR_SETUP_TIME_275 (1 << 1)
  250. # define DP_PSR_SETUP_TIME_220 (2 << 1)
  251. # define DP_PSR_SETUP_TIME_165 (3 << 1)
  252. # define DP_PSR_SETUP_TIME_110 (4 << 1)
  253. # define DP_PSR_SETUP_TIME_55 (5 << 1)
  254. # define DP_PSR_SETUP_TIME_0 (6 << 1)
  255. # define DP_PSR_SETUP_TIME_MASK (7 << 1)
  256. # define DP_PSR_SETUP_TIME_SHIFT 1
  257. # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
  258. # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
  259. /*
  260. * 0x80-0x8f describe downstream port capabilities, but there are two layouts
  261. * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
  262. * each port's descriptor is one byte wide. If it was set, each port's is
  263. * four bytes wide, starting with the one byte from the base info. As of
  264. * DP interop v1.1a only VGA defines additional detail.
  265. */
  266. /* offset 0 */
  267. #define DP_DOWNSTREAM_PORT_0 0x80
  268. # define DP_DS_PORT_TYPE_MASK (7 << 0)
  269. # define DP_DS_PORT_TYPE_DP 0
  270. # define DP_DS_PORT_TYPE_VGA 1
  271. # define DP_DS_PORT_TYPE_DVI 2
  272. # define DP_DS_PORT_TYPE_HDMI 3
  273. # define DP_DS_PORT_TYPE_NON_EDID 4
  274. # define DP_DS_PORT_TYPE_DP_DUALMODE 5
  275. # define DP_DS_PORT_TYPE_WIRELESS 6
  276. # define DP_DS_PORT_HPD (1 << 3)
  277. /* offset 1 for VGA is maximum megapixels per second / 8 */
  278. /* offset 2 */
  279. # define DP_DS_MAX_BPC_MASK (3 << 0)
  280. # define DP_DS_8BPC 0
  281. # define DP_DS_10BPC 1
  282. # define DP_DS_12BPC 2
  283. # define DP_DS_16BPC 3
  284. /* DP Forward error Correction Registers */
  285. #define DP_FEC_CAPABILITY 0x090 /* 1.4 */
  286. # define DP_FEC_CAPABLE (1 << 0)
  287. # define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
  288. # define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
  289. # define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
  290. /* link configuration */
  291. #define DP_LINK_BW_SET 0x100
  292. # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
  293. # define DP_LINK_BW_1_62 0x06
  294. # define DP_LINK_BW_2_7 0x0a
  295. # define DP_LINK_BW_5_4 0x14 /* 1.2 */
  296. # define DP_LINK_BW_8_1 0x1e /* 1.4 */
  297. #define DP_LANE_COUNT_SET 0x101
  298. # define DP_LANE_COUNT_MASK 0x0f
  299. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  300. #define DP_TRAINING_PATTERN_SET 0x102
  301. # define DP_TRAINING_PATTERN_DISABLE 0
  302. # define DP_TRAINING_PATTERN_1 1
  303. # define DP_TRAINING_PATTERN_2 2
  304. # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
  305. # define DP_TRAINING_PATTERN_4 7 /* 1.4 */
  306. # define DP_TRAINING_PATTERN_MASK 0x3
  307. # define DP_TRAINING_PATTERN_MASK_1_4 0xf
  308. /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
  309. # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
  310. # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
  311. # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
  312. # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
  313. # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
  314. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  315. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  316. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  317. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  318. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  319. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  320. #define DP_TRAINING_LANE0_SET 0x103
  321. #define DP_TRAINING_LANE1_SET 0x104
  322. #define DP_TRAINING_LANE2_SET 0x105
  323. #define DP_TRAINING_LANE3_SET 0x106
  324. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  325. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  326. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  327. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
  328. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
  329. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
  330. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
  331. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  332. # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
  333. # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
  334. # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
  335. # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
  336. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  337. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  338. #define DP_DOWNSPREAD_CTRL 0x107
  339. # define DP_SPREAD_AMP_0_5 (1 << 4)
  340. # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
  341. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  342. # define DP_SET_ANSI_8B10B (1 << 0)
  343. #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
  344. /* bitmask as for DP_I2C_SPEED_CAP */
  345. #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
  346. # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
  347. # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
  348. # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
  349. #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
  350. #define DP_LINK_QUAL_LANE1_SET 0x10c
  351. #define DP_LINK_QUAL_LANE2_SET 0x10d
  352. #define DP_LINK_QUAL_LANE3_SET 0x10e
  353. # define DP_LINK_QUAL_PATTERN_DISABLE 0
  354. # define DP_LINK_QUAL_PATTERN_D10_2 1
  355. # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
  356. # define DP_LINK_QUAL_PATTERN_PRBS7 3
  357. # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
  358. # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
  359. # define DP_LINK_QUAL_PATTERN_MASK 7
  360. #define DP_TRAINING_LANE0_1_SET2 0x10f
  361. #define DP_TRAINING_LANE2_3_SET2 0x110
  362. # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
  363. # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
  364. # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
  365. # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
  366. #define DP_MSTM_CTRL 0x111 /* 1.2 */
  367. # define DP_MST_EN (1 << 0)
  368. # define DP_UP_REQ_EN (1 << 1)
  369. # define DP_UPSTREAM_IS_SRC (1 << 2)
  370. #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
  371. #define DP_AUDIO_DELAY1 0x113
  372. #define DP_AUDIO_DELAY2 0x114
  373. #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
  374. # define DP_LINK_RATE_SET_SHIFT 0
  375. # define DP_LINK_RATE_SET_MASK (7 << 0)
  376. #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
  377. # define DP_ALPM_ENABLE (1 << 0)
  378. # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
  379. #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
  380. # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
  381. # define DP_IRQ_HPD_ENABLE (1 << 1)
  382. #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
  383. # define DP_PWR_NOT_NEEDED (1 << 0)
  384. #define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
  385. # define DP_FEC_READY (1 << 0)
  386. # define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
  387. # define DP_FEC_ERR_COUNT_DIS (0 << 1)
  388. # define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
  389. # define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
  390. # define DP_FEC_BIT_ERROR_COUNT (3 << 1)
  391. # define DP_FEC_LANE_SELECT_MASK (3 << 4)
  392. # define DP_FEC_LANE_0_SELECT (0 << 4)
  393. # define DP_FEC_LANE_1_SELECT (1 << 4)
  394. # define DP_FEC_LANE_2_SELECT (2 << 4)
  395. # define DP_FEC_LANE_3_SELECT (3 << 4)
  396. #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
  397. # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
  398. #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
  399. #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
  400. # define DP_PSR_ENABLE (1 << 0)
  401. # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
  402. # define DP_PSR_CRC_VERIFICATION (1 << 2)
  403. # define DP_PSR_FRAME_CAPTURE (1 << 3)
  404. # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
  405. # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
  406. # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
  407. #define DP_ADAPTER_CTRL 0x1a0
  408. # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
  409. #define DP_BRANCH_DEVICE_CTRL 0x1a1
  410. # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
  411. #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
  412. #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
  413. #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
  414. #define DP_SINK_COUNT 0x200
  415. /* prior to 1.2 bit 7 was reserved mbz */
  416. # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
  417. # define DP_SINK_CP_READY (1 << 6)
  418. #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
  419. # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
  420. # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
  421. # define DP_CP_IRQ (1 << 2)
  422. # define DP_MCCS_IRQ (1 << 3)
  423. # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
  424. # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
  425. # define DP_SINK_SPECIFIC_IRQ (1 << 6)
  426. #define DP_LANE0_1_STATUS 0x202
  427. #define DP_LANE2_3_STATUS 0x203
  428. # define DP_LANE_CR_DONE (1 << 0)
  429. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  430. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  431. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  432. DP_LANE_CHANNEL_EQ_DONE | \
  433. DP_LANE_SYMBOL_LOCKED)
  434. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  435. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  436. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  437. #define DP_LINK_STATUS_UPDATED (1 << 7)
  438. #define DP_SINK_STATUS 0x205
  439. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  440. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  441. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  442. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  443. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  444. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  445. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  446. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  447. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  448. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  449. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  450. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  451. #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
  452. #define DP_TEST_REQUEST 0x218
  453. # define DP_TEST_LINK_TRAINING (1 << 0)
  454. # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
  455. # define DP_TEST_LINK_EDID_READ (1 << 2)
  456. # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
  457. # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
  458. #define DP_TEST_LINK_RATE 0x219
  459. # define DP_LINK_RATE_162 (0x6)
  460. # define DP_LINK_RATE_27 (0xa)
  461. #define DP_TEST_LANE_COUNT 0x220
  462. #define DP_TEST_PATTERN 0x221
  463. # define DP_NO_TEST_PATTERN 0x0
  464. # define DP_COLOR_RAMP 0x1
  465. # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
  466. # define DP_COLOR_SQUARE 0x3
  467. #define DP_TEST_H_TOTAL_HI 0x222
  468. #define DP_TEST_H_TOTAL_LO 0x223
  469. #define DP_TEST_V_TOTAL_HI 0x224
  470. #define DP_TEST_V_TOTAL_LO 0x225
  471. #define DP_TEST_H_START_HI 0x226
  472. #define DP_TEST_H_START_LO 0x227
  473. #define DP_TEST_V_START_HI 0x228
  474. #define DP_TEST_V_START_LO 0x229
  475. #define DP_TEST_HSYNC_HI 0x22A
  476. # define DP_TEST_HSYNC_POLARITY (1 << 7)
  477. # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
  478. #define DP_TEST_HSYNC_WIDTH_LO 0x22B
  479. #define DP_TEST_VSYNC_HI 0x22C
  480. # define DP_TEST_VSYNC_POLARITY (1 << 7)
  481. # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
  482. #define DP_TEST_VSYNC_WIDTH_LO 0x22D
  483. #define DP_TEST_H_WIDTH_HI 0x22E
  484. #define DP_TEST_H_WIDTH_LO 0x22F
  485. #define DP_TEST_V_HEIGHT_HI 0x230
  486. #define DP_TEST_V_HEIGHT_LO 0x231
  487. #define DP_TEST_MISC0 0x232
  488. # define DP_TEST_SYNC_CLOCK (1 << 0)
  489. # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
  490. # define DP_TEST_COLOR_FORMAT_SHIFT 1
  491. # define DP_COLOR_FORMAT_RGB (0 << 1)
  492. # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
  493. # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
  494. # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
  495. # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
  496. # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
  497. # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
  498. # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
  499. # define DP_TEST_BIT_DEPTH_SHIFT 5
  500. # define DP_TEST_BIT_DEPTH_6 (0 << 5)
  501. # define DP_TEST_BIT_DEPTH_8 (1 << 5)
  502. # define DP_TEST_BIT_DEPTH_10 (2 << 5)
  503. # define DP_TEST_BIT_DEPTH_12 (3 << 5)
  504. # define DP_TEST_BIT_DEPTH_16 (4 << 5)
  505. #define DP_TEST_MISC1 0x233
  506. # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
  507. # define DP_TEST_INTERLACED (1 << 1)
  508. #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
  509. #define DP_TEST_MISC0 0x232
  510. #define DP_TEST_CRC_R_CR 0x240
  511. #define DP_TEST_CRC_G_Y 0x242
  512. #define DP_TEST_CRC_B_CB 0x244
  513. #define DP_TEST_SINK_MISC 0x246
  514. # define DP_TEST_CRC_SUPPORTED (1 << 5)
  515. # define DP_TEST_COUNT_MASK 0xf
  516. #define DP_TEST_PHY_PATTERN 0x248
  517. #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
  518. #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
  519. #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
  520. #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
  521. #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
  522. #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
  523. #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
  524. #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
  525. #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
  526. #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
  527. #define DP_TEST_RESPONSE 0x260
  528. # define DP_TEST_ACK (1 << 0)
  529. # define DP_TEST_NAK (1 << 1)
  530. # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
  531. #define DP_TEST_EDID_CHECKSUM 0x261
  532. #define DP_TEST_SINK 0x270
  533. # define DP_TEST_SINK_START (1 << 0)
  534. #define DP_FEC_STATUS 0x280 /* 1.4 */
  535. # define DP_FEC_DECODE_EN_DETECTED (1 << 0)
  536. # define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
  537. #define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
  538. #define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
  539. # define DP_FEC_ERROR_COUNT_MASK 0x7F
  540. # define DP_FEC_ERR_COUNT_VALID (1 << 7)
  541. #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
  542. # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
  543. # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
  544. #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
  545. /* up to ID_SLOT_63 at 0x2ff */
  546. #define DP_SOURCE_OUI 0x300
  547. #define DP_SINK_OUI 0x400
  548. #define DP_BRANCH_OUI 0x500
  549. #define DP_BRANCH_ID 0x503
  550. #define DP_BRANCH_REVISION_START 0x509
  551. #define DP_BRANCH_HW_REV 0x509
  552. #define DP_BRANCH_SW_REV 0x50A
  553. #define DP_SET_POWER 0x600
  554. # define DP_SET_POWER_D0 0x1
  555. # define DP_SET_POWER_D3 0x2
  556. # define DP_SET_POWER_MASK 0x3
  557. # define DP_SET_POWER_D3_AUX_ON 0x5
  558. #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
  559. # define DP_EDP_11 0x00
  560. # define DP_EDP_12 0x01
  561. # define DP_EDP_13 0x02
  562. # define DP_EDP_14 0x03
  563. #define DP_EDP_GENERAL_CAP_1 0x701
  564. # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
  565. # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
  566. # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
  567. # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
  568. # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
  569. # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
  570. # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
  571. # define DP_EDP_SET_POWER_CAP (1 << 7)
  572. #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
  573. # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
  574. # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
  575. # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
  576. # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
  577. # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
  578. # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
  579. # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
  580. # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
  581. #define DP_EDP_GENERAL_CAP_2 0x703
  582. # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
  583. #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
  584. # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
  585. # define DP_EDP_X_REGION_CAP_SHIFT 0
  586. # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
  587. # define DP_EDP_Y_REGION_CAP_SHIFT 4
  588. #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
  589. # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
  590. # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
  591. # define DP_EDP_FRC_ENABLE (1 << 2)
  592. # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
  593. # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
  594. #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
  595. # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
  596. # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
  597. # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
  598. # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
  599. # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
  600. # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
  601. # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
  602. # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
  603. # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
  604. # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
  605. #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
  606. #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
  607. #define DP_EDP_PWMGEN_BIT_COUNT 0x724
  608. #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
  609. #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
  610. # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
  611. #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
  612. #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
  613. # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
  614. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
  615. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
  616. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
  617. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
  618. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
  619. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
  620. #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
  621. #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
  622. #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
  623. #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
  624. #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
  625. #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
  626. #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
  627. #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
  628. #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
  629. /* 0-5 sink count */
  630. # define DP_SINK_COUNT_CP_READY (1 << 6)
  631. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
  632. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
  633. # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
  634. # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
  635. # define DP_CEC_IRQ (1 << 2)
  636. #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
  637. #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
  638. # define DP_PSR_LINK_CRC_ERROR (1 << 0)
  639. # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
  640. # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
  641. #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
  642. # define DP_PSR_CAPS_CHANGE (1 << 0)
  643. #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
  644. # define DP_PSR_SINK_INACTIVE 0
  645. # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
  646. # define DP_PSR_SINK_ACTIVE_RFB 2
  647. # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
  648. # define DP_PSR_SINK_ACTIVE_RESYNC 4
  649. # define DP_PSR_SINK_INTERNAL_ERROR 7
  650. # define DP_PSR_SINK_STATE_MASK 0x07
  651. #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
  652. # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
  653. # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
  654. # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
  655. # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
  656. #define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
  657. # define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
  658. # define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
  659. # define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
  660. # define DP_SU_VALID (1 << 3) /* eDP 1.4 */
  661. # define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
  662. # define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
  663. # define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
  664. #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
  665. # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
  666. #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
  667. #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
  668. #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
  669. #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
  670. #define DP_DP13_DPCD_REV 0x2200
  671. #define DP_DP13_MAX_LINK_RATE 0x2201
  672. #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
  673. # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
  674. # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
  675. # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
  676. # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
  677. # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
  678. # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
  679. # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
  680. # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
  681. /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
  682. #define DP_CEC_TUNNELING_CAPABILITY 0x3000
  683. # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
  684. # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
  685. # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
  686. #define DP_CEC_TUNNELING_CONTROL 0x3001
  687. # define DP_CEC_TUNNELING_ENABLE (1 << 0)
  688. # define DP_CEC_SNOOPING_ENABLE (1 << 1)
  689. #define DP_CEC_RX_MESSAGE_INFO 0x3002
  690. # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
  691. # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
  692. # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
  693. # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
  694. # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
  695. # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
  696. #define DP_CEC_TX_MESSAGE_INFO 0x3003
  697. # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
  698. # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
  699. # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
  700. # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
  701. # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
  702. #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
  703. # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
  704. # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
  705. # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
  706. # define DP_CEC_TX_LINE_ERROR (1 << 5)
  707. # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
  708. # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
  709. #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
  710. # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
  711. # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
  712. # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
  713. # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
  714. # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
  715. # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
  716. # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
  717. # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
  718. #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
  719. # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
  720. # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
  721. # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
  722. # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
  723. # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
  724. # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
  725. # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
  726. # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
  727. #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
  728. #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
  729. #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
  730. #define DP_AUX_HDCP_BKSV 0x68000
  731. #define DP_AUX_HDCP_RI_PRIME 0x68005
  732. #define DP_AUX_HDCP_AKSV 0x68007
  733. #define DP_AUX_HDCP_AN 0x6800C
  734. #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
  735. #define DP_AUX_HDCP_BCAPS 0x68028
  736. # define DP_BCAPS_REPEATER_PRESENT BIT(1)
  737. # define DP_BCAPS_HDCP_CAPABLE BIT(0)
  738. #define DP_AUX_HDCP_BSTATUS 0x68029
  739. # define DP_BSTATUS_REAUTH_REQ BIT(3)
  740. # define DP_BSTATUS_LINK_FAILURE BIT(2)
  741. # define DP_BSTATUS_R0_PRIME_READY BIT(1)
  742. # define DP_BSTATUS_READY BIT(0)
  743. #define DP_AUX_HDCP_BINFO 0x6802A
  744. #define DP_AUX_HDCP_KSV_FIFO 0x6802C
  745. #define DP_AUX_HDCP_AINFO 0x6803B
  746. /* DP 1.2 Sideband message defines */
  747. /* peer device type - DP 1.2a Table 2-92 */
  748. #define DP_PEER_DEVICE_NONE 0x0
  749. #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
  750. #define DP_PEER_DEVICE_MST_BRANCHING 0x2
  751. #define DP_PEER_DEVICE_SST_SINK 0x3
  752. #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
  753. /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
  754. #define DP_LINK_ADDRESS 0x01
  755. #define DP_CONNECTION_STATUS_NOTIFY 0x02
  756. #define DP_ENUM_PATH_RESOURCES 0x10
  757. #define DP_ALLOCATE_PAYLOAD 0x11
  758. #define DP_QUERY_PAYLOAD 0x12
  759. #define DP_RESOURCE_STATUS_NOTIFY 0x13
  760. #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
  761. #define DP_REMOTE_DPCD_READ 0x20
  762. #define DP_REMOTE_DPCD_WRITE 0x21
  763. #define DP_REMOTE_I2C_READ 0x22
  764. #define DP_REMOTE_I2C_WRITE 0x23
  765. #define DP_POWER_UP_PHY 0x24
  766. #define DP_POWER_DOWN_PHY 0x25
  767. #define DP_SINK_EVENT_NOTIFY 0x30
  768. #define DP_QUERY_STREAM_ENC_STATUS 0x38
  769. /* DP 1.2 MST sideband nak reasons - table 2.84 */
  770. #define DP_NAK_WRITE_FAILURE 0x01
  771. #define DP_NAK_INVALID_READ 0x02
  772. #define DP_NAK_CRC_FAILURE 0x03
  773. #define DP_NAK_BAD_PARAM 0x04
  774. #define DP_NAK_DEFER 0x05
  775. #define DP_NAK_LINK_FAILURE 0x06
  776. #define DP_NAK_NO_RESOURCES 0x07
  777. #define DP_NAK_DPCD_FAIL 0x08
  778. #define DP_NAK_I2C_NAK 0x09
  779. #define DP_NAK_ALLOCATE_FAIL 0x0a
  780. #define MODE_I2C_START 1
  781. #define MODE_I2C_WRITE 2
  782. #define MODE_I2C_READ 4
  783. #define MODE_I2C_STOP 8
  784. /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
  785. #define DP_MST_PHYSICAL_PORT_0 0
  786. #define DP_MST_LOGICAL_PORT_0 8
  787. #define DP_LINK_STATUS_SIZE 6
  788. bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  789. int lane_count);
  790. bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  791. int lane_count);
  792. u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
  793. int lane);
  794. u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
  795. int lane);
  796. #define DP_BRANCH_OUI_HEADER_SIZE 0xc
  797. #define DP_RECEIVER_CAP_SIZE 0xf
  798. #define EDP_PSR_RECEIVER_CAP_SIZE 2
  799. #define EDP_DISPLAY_CTL_CAP_SIZE 3
  800. void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  801. void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  802. u8 drm_dp_link_rate_to_bw_code(int link_rate);
  803. int drm_dp_bw_code_to_link_rate(u8 link_bw);
  804. #define DP_SDP_AUDIO_TIMESTAMP 0x01
  805. #define DP_SDP_AUDIO_STREAM 0x02
  806. #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
  807. #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
  808. #define DP_SDP_ISRC 0x06 /* DP 1.2 */
  809. #define DP_SDP_VSC 0x07 /* DP 1.2 */
  810. #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
  811. #define DP_SDP_PPS 0x10 /* DP 1.4 */
  812. #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
  813. #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
  814. /* 0x80+ CEA-861 infoframe types */
  815. struct dp_sdp_header {
  816. u8 HB0; /* Secondary Data Packet ID */
  817. u8 HB1; /* Secondary Data Packet Type */
  818. u8 HB2; /* Secondary Data Packet Specific header, Byte 0 */
  819. u8 HB3; /* Secondary Data packet Specific header, Byte 1 */
  820. } __packed;
  821. #define EDP_SDP_HEADER_REVISION_MASK 0x1F
  822. #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
  823. struct edp_vsc_psr {
  824. struct dp_sdp_header sdp_header;
  825. u8 DB0; /* Stereo Interface */
  826. u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
  827. u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
  828. u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
  829. u8 DB4; /* CRC value bits 7:0 of the G or Y component */
  830. u8 DB5; /* CRC value bits 15:8 of the G or Y component */
  831. u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
  832. u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
  833. u8 DB8_31[24]; /* Reserved */
  834. } __packed;
  835. #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
  836. #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
  837. #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
  838. int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
  839. static inline int
  840. drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  841. {
  842. return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
  843. }
  844. static inline u8
  845. drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  846. {
  847. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  848. }
  849. static inline bool
  850. drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  851. {
  852. return dpcd[DP_DPCD_REV] >= 0x11 &&
  853. (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
  854. }
  855. static inline bool
  856. drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  857. {
  858. return dpcd[DP_DPCD_REV] >= 0x12 &&
  859. dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
  860. }
  861. static inline bool
  862. drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  863. {
  864. return dpcd[DP_DPCD_REV] >= 0x14 &&
  865. dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
  866. }
  867. static inline u8
  868. drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  869. {
  870. return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
  871. DP_TRAINING_PATTERN_MASK;
  872. }
  873. static inline bool
  874. drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  875. {
  876. return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
  877. }
  878. /*
  879. * DisplayPort AUX channel
  880. */
  881. /**
  882. * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
  883. * @address: address of the (first) register to access
  884. * @request: contains the type of transaction (see DP_AUX_* macros)
  885. * @reply: upon completion, contains the reply type of the transaction
  886. * @buffer: pointer to a transmission or reception buffer
  887. * @size: size of @buffer
  888. */
  889. struct drm_dp_aux_msg {
  890. unsigned int address;
  891. u8 request;
  892. u8 reply;
  893. void *buffer;
  894. size_t size;
  895. };
  896. struct cec_adapter;
  897. struct edid;
  898. /**
  899. * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
  900. * @lock: mutex protecting this struct
  901. * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
  902. * @name: name of the CEC adapter
  903. * @parent: parent device of the CEC adapter
  904. * @unregister_work: unregister the CEC adapter
  905. */
  906. struct drm_dp_aux_cec {
  907. struct mutex lock;
  908. struct cec_adapter *adap;
  909. const char *name;
  910. struct device *parent;
  911. struct delayed_work unregister_work;
  912. };
  913. /**
  914. * struct drm_dp_aux - DisplayPort AUX channel
  915. * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
  916. * @ddc: I2C adapter that can be used for I2C-over-AUX communication
  917. * @dev: pointer to struct device that is the parent for this AUX channel
  918. * @crtc: backpointer to the crtc that is currently using this AUX channel
  919. * @hw_mutex: internal mutex used for locking transfers
  920. * @crc_work: worker that captures CRCs for each frame
  921. * @crc_count: counter of captured frame CRCs
  922. * @transfer: transfers a message representing a single AUX transaction
  923. *
  924. * The .dev field should be set to a pointer to the device that implements
  925. * the AUX channel.
  926. *
  927. * The .name field may be used to specify the name of the I2C adapter. If set to
  928. * NULL, dev_name() of .dev will be used.
  929. *
  930. * Drivers provide a hardware-specific implementation of how transactions
  931. * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
  932. * structure describing the transaction is passed into this function. Upon
  933. * success, the implementation should return the number of payload bytes
  934. * that were transferred, or a negative error-code on failure. Helpers
  935. * propagate errors from the .transfer() function, with the exception of
  936. * the -EBUSY error, which causes a transaction to be retried. On a short,
  937. * helpers will return -EPROTO to make it simpler to check for failure.
  938. *
  939. * An AUX channel can also be used to transport I2C messages to a sink. A
  940. * typical application of that is to access an EDID that's present in the
  941. * sink device. The .transfer() function can also be used to execute such
  942. * transactions. The drm_dp_aux_register() function registers an I2C
  943. * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
  944. * should call drm_dp_aux_unregister() to remove the I2C adapter.
  945. * The I2C adapter uses long transfers by default; if a partial response is
  946. * received, the adapter will drop down to the size given by the partial
  947. * response for this transaction only.
  948. *
  949. * Note that the aux helper code assumes that the .transfer() function
  950. * only modifies the reply field of the drm_dp_aux_msg structure. The
  951. * retry logic and i2c helpers assume this is the case.
  952. */
  953. struct drm_dp_aux {
  954. const char *name;
  955. struct i2c_adapter ddc;
  956. struct device *dev;
  957. struct drm_crtc *crtc;
  958. struct mutex hw_mutex;
  959. struct work_struct crc_work;
  960. u8 crc_count;
  961. ssize_t (*transfer)(struct drm_dp_aux *aux,
  962. struct drm_dp_aux_msg *msg);
  963. /**
  964. * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
  965. */
  966. unsigned i2c_nack_count;
  967. /**
  968. * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
  969. */
  970. unsigned i2c_defer_count;
  971. /**
  972. * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
  973. */
  974. struct drm_dp_aux_cec cec;
  975. };
  976. ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
  977. void *buffer, size_t size);
  978. ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
  979. void *buffer, size_t size);
  980. /**
  981. * drm_dp_dpcd_readb() - read a single byte from the DPCD
  982. * @aux: DisplayPort AUX channel
  983. * @offset: address of the register to read
  984. * @valuep: location where the value of the register will be stored
  985. *
  986. * Returns the number of bytes transferred (1) on success, or a negative
  987. * error code on failure.
  988. */
  989. static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
  990. unsigned int offset, u8 *valuep)
  991. {
  992. return drm_dp_dpcd_read(aux, offset, valuep, 1);
  993. }
  994. /**
  995. * drm_dp_dpcd_writeb() - write a single byte to the DPCD
  996. * @aux: DisplayPort AUX channel
  997. * @offset: address of the register to write
  998. * @value: value to write to the register
  999. *
  1000. * Returns the number of bytes transferred (1) on success, or a negative
  1001. * error code on failure.
  1002. */
  1003. static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
  1004. unsigned int offset, u8 value)
  1005. {
  1006. return drm_dp_dpcd_write(aux, offset, &value, 1);
  1007. }
  1008. int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
  1009. u8 status[DP_LINK_STATUS_SIZE]);
  1010. /*
  1011. * DisplayPort link
  1012. */
  1013. #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
  1014. struct drm_dp_link {
  1015. unsigned char revision;
  1016. unsigned int rate;
  1017. unsigned int num_lanes;
  1018. unsigned long capabilities;
  1019. };
  1020. int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
  1021. int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
  1022. int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
  1023. int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
  1024. int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
  1025. const u8 port_cap[4]);
  1026. int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
  1027. const u8 port_cap[4]);
  1028. int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
  1029. void drm_dp_downstream_debug(struct seq_file *m, const u8 dpcd[DP_RECEIVER_CAP_SIZE],
  1030. const u8 port_cap[4], struct drm_dp_aux *aux);
  1031. void drm_dp_aux_init(struct drm_dp_aux *aux);
  1032. int drm_dp_aux_register(struct drm_dp_aux *aux);
  1033. void drm_dp_aux_unregister(struct drm_dp_aux *aux);
  1034. int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
  1035. int drm_dp_stop_crc(struct drm_dp_aux *aux);
  1036. struct drm_dp_dpcd_ident {
  1037. u8 oui[3];
  1038. u8 device_id[6];
  1039. u8 hw_rev;
  1040. u8 sw_major_rev;
  1041. u8 sw_minor_rev;
  1042. } __packed;
  1043. /**
  1044. * struct drm_dp_desc - DP branch/sink device descriptor
  1045. * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
  1046. * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
  1047. */
  1048. struct drm_dp_desc {
  1049. struct drm_dp_dpcd_ident ident;
  1050. u32 quirks;
  1051. };
  1052. int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
  1053. bool is_branch);
  1054. /**
  1055. * enum drm_dp_quirk - Display Port sink/branch device specific quirks
  1056. *
  1057. * Display Port sink and branch devices in the wild have a variety of bugs, try
  1058. * to collect them here. The quirks are shared, but it's up to the drivers to
  1059. * implement workarounds for them.
  1060. */
  1061. enum drm_dp_quirk {
  1062. /**
  1063. * @DP_DPCD_QUIRK_LIMITED_M_N:
  1064. *
  1065. * The device requires main link attributes Mvid and Nvid to be limited
  1066. * to 16 bits.
  1067. */
  1068. DP_DPCD_QUIRK_LIMITED_M_N,
  1069. };
  1070. /**
  1071. * drm_dp_has_quirk() - does the DP device have a specific quirk
  1072. * @desc: Device decriptor filled by drm_dp_read_desc()
  1073. * @quirk: Quirk to query for
  1074. *
  1075. * Return true if DP device identified by @desc has @quirk.
  1076. */
  1077. static inline bool
  1078. drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
  1079. {
  1080. return desc->quirks & BIT(quirk);
  1081. }
  1082. #ifdef CONFIG_DRM_DP_CEC
  1083. void drm_dp_cec_irq(struct drm_dp_aux *aux);
  1084. void drm_dp_cec_register_connector(struct drm_dp_aux *aux, const char *name,
  1085. struct device *parent);
  1086. void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
  1087. void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
  1088. void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
  1089. #else
  1090. static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
  1091. {
  1092. }
  1093. static inline void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
  1094. const char *name,
  1095. struct device *parent)
  1096. {
  1097. }
  1098. static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
  1099. {
  1100. }
  1101. static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
  1102. const struct edid *edid)
  1103. {
  1104. }
  1105. static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
  1106. {
  1107. }
  1108. #endif
  1109. #endif /* _DRM_DP_HELPER_H_ */