ath79_wdt.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X built-in hardware watchdog timer.
  3. *
  4. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  6. *
  7. * This driver was based on: drivers/watchdog/ixp4xx_wdt.c
  8. * Author: Deepak Saxena <dsaxena@plexity.net>
  9. * Copyright 2004 (c) MontaVista, Software, Inc.
  10. *
  11. * which again was based on sa1100 driver,
  12. * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License version 2 as published
  16. * by the Free Software Foundation.
  17. *
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/bitops.h>
  21. #include <linux/delay.h>
  22. #include <linux/errno.h>
  23. #include <linux/fs.h>
  24. #include <linux/io.h>
  25. #include <linux/kernel.h>
  26. #include <linux/miscdevice.h>
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/types.h>
  31. #include <linux/watchdog.h>
  32. #include <linux/clk.h>
  33. #include <linux/err.h>
  34. #include <linux/of.h>
  35. #include <linux/of_platform.h>
  36. #include <linux/uaccess.h>
  37. #define DRIVER_NAME "ath79-wdt"
  38. #define WDT_TIMEOUT 15 /* seconds */
  39. #define WDOG_REG_CTRL 0x00
  40. #define WDOG_REG_TIMER 0x04
  41. #define WDOG_CTRL_LAST_RESET BIT(31)
  42. #define WDOG_CTRL_ACTION_MASK 3
  43. #define WDOG_CTRL_ACTION_NONE 0 /* no action */
  44. #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
  45. #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
  46. #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
  47. static bool nowayout = WATCHDOG_NOWAYOUT;
  48. module_param(nowayout, bool, 0);
  49. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
  50. "(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  51. static int timeout = WDT_TIMEOUT;
  52. module_param(timeout, int, 0);
  53. MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds "
  54. "(default=" __MODULE_STRING(WDT_TIMEOUT) "s)");
  55. static unsigned long wdt_flags;
  56. #define WDT_FLAGS_BUSY 0
  57. #define WDT_FLAGS_EXPECT_CLOSE 1
  58. static struct clk *wdt_clk;
  59. static unsigned long wdt_freq;
  60. static int boot_status;
  61. static int max_timeout;
  62. static void __iomem *wdt_base;
  63. static inline void ath79_wdt_wr(unsigned reg, u32 val)
  64. {
  65. iowrite32(val, wdt_base + reg);
  66. }
  67. static inline u32 ath79_wdt_rr(unsigned reg)
  68. {
  69. return ioread32(wdt_base + reg);
  70. }
  71. static inline void ath79_wdt_keepalive(void)
  72. {
  73. ath79_wdt_wr(WDOG_REG_TIMER, wdt_freq * timeout);
  74. /* flush write */
  75. ath79_wdt_rr(WDOG_REG_TIMER);
  76. }
  77. static inline void ath79_wdt_enable(void)
  78. {
  79. ath79_wdt_keepalive();
  80. /*
  81. * Updating the TIMER register requires a few microseconds
  82. * on the AR934x SoCs at least. Use a small delay to ensure
  83. * that the TIMER register is updated within the hardware
  84. * before enabling the watchdog.
  85. */
  86. udelay(2);
  87. ath79_wdt_wr(WDOG_REG_CTRL, WDOG_CTRL_ACTION_FCR);
  88. /* flush write */
  89. ath79_wdt_rr(WDOG_REG_CTRL);
  90. }
  91. static inline void ath79_wdt_disable(void)
  92. {
  93. ath79_wdt_wr(WDOG_REG_CTRL, WDOG_CTRL_ACTION_NONE);
  94. /* flush write */
  95. ath79_wdt_rr(WDOG_REG_CTRL);
  96. }
  97. static int ath79_wdt_set_timeout(int val)
  98. {
  99. if (val < 1 || val > max_timeout)
  100. return -EINVAL;
  101. timeout = val;
  102. ath79_wdt_keepalive();
  103. return 0;
  104. }
  105. static int ath79_wdt_open(struct inode *inode, struct file *file)
  106. {
  107. if (test_and_set_bit(WDT_FLAGS_BUSY, &wdt_flags))
  108. return -EBUSY;
  109. clear_bit(WDT_FLAGS_EXPECT_CLOSE, &wdt_flags);
  110. ath79_wdt_enable();
  111. return nonseekable_open(inode, file);
  112. }
  113. static int ath79_wdt_release(struct inode *inode, struct file *file)
  114. {
  115. if (test_bit(WDT_FLAGS_EXPECT_CLOSE, &wdt_flags))
  116. ath79_wdt_disable();
  117. else {
  118. pr_crit("device closed unexpectedly, watchdog timer will not stop!\n");
  119. ath79_wdt_keepalive();
  120. }
  121. clear_bit(WDT_FLAGS_BUSY, &wdt_flags);
  122. clear_bit(WDT_FLAGS_EXPECT_CLOSE, &wdt_flags);
  123. return 0;
  124. }
  125. static ssize_t ath79_wdt_write(struct file *file, const char *data,
  126. size_t len, loff_t *ppos)
  127. {
  128. if (len) {
  129. if (!nowayout) {
  130. size_t i;
  131. clear_bit(WDT_FLAGS_EXPECT_CLOSE, &wdt_flags);
  132. for (i = 0; i != len; i++) {
  133. char c;
  134. if (get_user(c, data + i))
  135. return -EFAULT;
  136. if (c == 'V')
  137. set_bit(WDT_FLAGS_EXPECT_CLOSE,
  138. &wdt_flags);
  139. }
  140. }
  141. ath79_wdt_keepalive();
  142. }
  143. return len;
  144. }
  145. static const struct watchdog_info ath79_wdt_info = {
  146. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
  147. WDIOF_MAGICCLOSE | WDIOF_CARDRESET,
  148. .firmware_version = 0,
  149. .identity = "ATH79 watchdog",
  150. };
  151. static long ath79_wdt_ioctl(struct file *file, unsigned int cmd,
  152. unsigned long arg)
  153. {
  154. void __user *argp = (void __user *)arg;
  155. int __user *p = argp;
  156. int err;
  157. int t;
  158. switch (cmd) {
  159. case WDIOC_GETSUPPORT:
  160. err = copy_to_user(argp, &ath79_wdt_info,
  161. sizeof(ath79_wdt_info)) ? -EFAULT : 0;
  162. break;
  163. case WDIOC_GETSTATUS:
  164. err = put_user(0, p);
  165. break;
  166. case WDIOC_GETBOOTSTATUS:
  167. err = put_user(boot_status, p);
  168. break;
  169. case WDIOC_KEEPALIVE:
  170. ath79_wdt_keepalive();
  171. err = 0;
  172. break;
  173. case WDIOC_SETTIMEOUT:
  174. err = get_user(t, p);
  175. if (err)
  176. break;
  177. err = ath79_wdt_set_timeout(t);
  178. if (err)
  179. break;
  180. /* fallthrough */
  181. case WDIOC_GETTIMEOUT:
  182. err = put_user(timeout, p);
  183. break;
  184. default:
  185. err = -ENOTTY;
  186. break;
  187. }
  188. return err;
  189. }
  190. static const struct file_operations ath79_wdt_fops = {
  191. .owner = THIS_MODULE,
  192. .llseek = no_llseek,
  193. .write = ath79_wdt_write,
  194. .unlocked_ioctl = ath79_wdt_ioctl,
  195. .open = ath79_wdt_open,
  196. .release = ath79_wdt_release,
  197. };
  198. static struct miscdevice ath79_wdt_miscdev = {
  199. .minor = WATCHDOG_MINOR,
  200. .name = "watchdog",
  201. .fops = &ath79_wdt_fops,
  202. };
  203. static int ath79_wdt_probe(struct platform_device *pdev)
  204. {
  205. struct resource *res;
  206. u32 ctrl;
  207. int err;
  208. if (wdt_base)
  209. return -EBUSY;
  210. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  211. wdt_base = devm_ioremap_resource(&pdev->dev, res);
  212. if (IS_ERR(wdt_base))
  213. return PTR_ERR(wdt_base);
  214. wdt_clk = devm_clk_get(&pdev->dev, "wdt");
  215. if (IS_ERR(wdt_clk))
  216. return PTR_ERR(wdt_clk);
  217. err = clk_prepare_enable(wdt_clk);
  218. if (err)
  219. return err;
  220. wdt_freq = clk_get_rate(wdt_clk);
  221. if (!wdt_freq) {
  222. err = -EINVAL;
  223. goto err_clk_disable;
  224. }
  225. max_timeout = (0xfffffffful / wdt_freq);
  226. if (timeout < 1 || timeout > max_timeout) {
  227. timeout = max_timeout;
  228. dev_info(&pdev->dev,
  229. "timeout value must be 0 < timeout < %d, using %d\n",
  230. max_timeout, timeout);
  231. }
  232. ctrl = ath79_wdt_rr(WDOG_REG_CTRL);
  233. boot_status = (ctrl & WDOG_CTRL_LAST_RESET) ? WDIOF_CARDRESET : 0;
  234. err = misc_register(&ath79_wdt_miscdev);
  235. if (err) {
  236. dev_err(&pdev->dev,
  237. "unable to register misc device, err=%d\n", err);
  238. goto err_clk_disable;
  239. }
  240. return 0;
  241. err_clk_disable:
  242. clk_disable_unprepare(wdt_clk);
  243. return err;
  244. }
  245. static int ath79_wdt_remove(struct platform_device *pdev)
  246. {
  247. misc_deregister(&ath79_wdt_miscdev);
  248. clk_disable_unprepare(wdt_clk);
  249. return 0;
  250. }
  251. static void ath97_wdt_shutdown(struct platform_device *pdev)
  252. {
  253. ath79_wdt_disable();
  254. }
  255. #ifdef CONFIG_OF
  256. static const struct of_device_id ath79_wdt_match[] = {
  257. { .compatible = "qca,ar7130-wdt" },
  258. {},
  259. };
  260. MODULE_DEVICE_TABLE(of, ath79_wdt_match);
  261. #endif
  262. static struct platform_driver ath79_wdt_driver = {
  263. .probe = ath79_wdt_probe,
  264. .remove = ath79_wdt_remove,
  265. .shutdown = ath97_wdt_shutdown,
  266. .driver = {
  267. .name = DRIVER_NAME,
  268. .of_match_table = of_match_ptr(ath79_wdt_match),
  269. },
  270. };
  271. module_platform_driver(ath79_wdt_driver);
  272. MODULE_DESCRIPTION("Atheros AR71XX/AR724X/AR913X hardware watchdog driver");
  273. MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org");
  274. MODULE_AUTHOR("Imre Kaloz <kaloz@openwrt.org");
  275. MODULE_LICENSE("GPL v2");
  276. MODULE_ALIAS("platform:" DRIVER_NAME);