r8a66597-udc.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A66597 UDC
  4. *
  5. * Copyright (C) 2007-2009 Renesas Solutions Corp.
  6. *
  7. * Author : Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>
  8. */
  9. #ifndef __R8A66597_H__
  10. #define __R8A66597_H__
  11. #include <linux/clk.h>
  12. #include <linux/usb/r8a66597.h>
  13. #define R8A66597_MAX_SAMPLING 10
  14. #define R8A66597_MAX_NUM_PIPE 8
  15. #define R8A66597_MAX_NUM_BULK 3
  16. #define R8A66597_MAX_NUM_ISOC 2
  17. #define R8A66597_MAX_NUM_INT 2
  18. #define R8A66597_BASE_PIPENUM_BULK 3
  19. #define R8A66597_BASE_PIPENUM_ISOC 1
  20. #define R8A66597_BASE_PIPENUM_INT 6
  21. #define R8A66597_BASE_BUFNUM 6
  22. #define R8A66597_MAX_BUFNUM 0x4F
  23. #define is_bulk_pipe(pipenum) \
  24. ((pipenum >= R8A66597_BASE_PIPENUM_BULK) && \
  25. (pipenum < (R8A66597_BASE_PIPENUM_BULK + R8A66597_MAX_NUM_BULK)))
  26. #define is_interrupt_pipe(pipenum) \
  27. ((pipenum >= R8A66597_BASE_PIPENUM_INT) && \
  28. (pipenum < (R8A66597_BASE_PIPENUM_INT + R8A66597_MAX_NUM_INT)))
  29. #define is_isoc_pipe(pipenum) \
  30. ((pipenum >= R8A66597_BASE_PIPENUM_ISOC) && \
  31. (pipenum < (R8A66597_BASE_PIPENUM_ISOC + R8A66597_MAX_NUM_ISOC)))
  32. #define r8a66597_is_sudmac(r8a66597) (r8a66597->pdata->sudmac)
  33. struct r8a66597_pipe_info {
  34. u16 pipe;
  35. u16 epnum;
  36. u16 maxpacket;
  37. u16 type;
  38. u16 interval;
  39. u16 dir_in;
  40. };
  41. struct r8a66597_request {
  42. struct usb_request req;
  43. struct list_head queue;
  44. };
  45. struct r8a66597_ep {
  46. struct usb_ep ep;
  47. struct r8a66597 *r8a66597;
  48. struct r8a66597_dma *dma;
  49. struct list_head queue;
  50. unsigned busy:1;
  51. unsigned wedge:1;
  52. unsigned internal_ccpl:1; /* use only control */
  53. /* this member can able to after r8a66597_enable */
  54. unsigned use_dma:1;
  55. u16 pipenum;
  56. u16 type;
  57. /* register address */
  58. unsigned char fifoaddr;
  59. unsigned char fifosel;
  60. unsigned char fifoctr;
  61. unsigned char pipectr;
  62. unsigned char pipetre;
  63. unsigned char pipetrn;
  64. };
  65. struct r8a66597_dma {
  66. unsigned used:1;
  67. unsigned dir:1; /* 1 = IN(write), 0 = OUT(read) */
  68. };
  69. struct r8a66597 {
  70. spinlock_t lock;
  71. void __iomem *reg;
  72. void __iomem *sudmac_reg;
  73. struct clk *clk;
  74. struct r8a66597_platdata *pdata;
  75. struct usb_gadget gadget;
  76. struct usb_gadget_driver *driver;
  77. struct r8a66597_ep ep[R8A66597_MAX_NUM_PIPE];
  78. struct r8a66597_ep *pipenum2ep[R8A66597_MAX_NUM_PIPE];
  79. struct r8a66597_ep *epaddr2ep[16];
  80. struct r8a66597_dma dma;
  81. struct timer_list timer;
  82. struct usb_request *ep0_req; /* for internal request */
  83. u16 ep0_data; /* for internal request */
  84. u16 old_vbus;
  85. u16 scount;
  86. u16 old_dvsq;
  87. u16 device_status; /* for GET_STATUS */
  88. /* pipe config */
  89. unsigned char bulk;
  90. unsigned char interrupt;
  91. unsigned char isochronous;
  92. unsigned char num_dma;
  93. unsigned irq_sense_low:1;
  94. };
  95. #define gadget_to_r8a66597(_gadget) \
  96. container_of(_gadget, struct r8a66597, gadget)
  97. #define r8a66597_to_gadget(r8a66597) (&r8a66597->gadget)
  98. #define r8a66597_to_dev(r8a66597) (r8a66597->gadget.dev.parent)
  99. static inline u16 r8a66597_read(struct r8a66597 *r8a66597, unsigned long offset)
  100. {
  101. return ioread16(r8a66597->reg + offset);
  102. }
  103. static inline void r8a66597_read_fifo(struct r8a66597 *r8a66597,
  104. unsigned long offset,
  105. unsigned char *buf,
  106. int len)
  107. {
  108. void __iomem *fifoaddr = r8a66597->reg + offset;
  109. unsigned int data = 0;
  110. int i;
  111. if (r8a66597->pdata->on_chip) {
  112. /* 32-bit accesses for on_chip controllers */
  113. /* aligned buf case */
  114. if (len >= 4 && !((unsigned long)buf & 0x03)) {
  115. ioread32_rep(fifoaddr, buf, len / 4);
  116. buf += len & ~0x03;
  117. len &= 0x03;
  118. }
  119. /* unaligned buf case */
  120. for (i = 0; i < len; i++) {
  121. if (!(i & 0x03))
  122. data = ioread32(fifoaddr);
  123. buf[i] = (data >> ((i & 0x03) * 8)) & 0xff;
  124. }
  125. } else {
  126. /* 16-bit accesses for external controllers */
  127. /* aligned buf case */
  128. if (len >= 2 && !((unsigned long)buf & 0x01)) {
  129. ioread16_rep(fifoaddr, buf, len / 2);
  130. buf += len & ~0x01;
  131. len &= 0x01;
  132. }
  133. /* unaligned buf case */
  134. for (i = 0; i < len; i++) {
  135. if (!(i & 0x01))
  136. data = ioread16(fifoaddr);
  137. buf[i] = (data >> ((i & 0x01) * 8)) & 0xff;
  138. }
  139. }
  140. }
  141. static inline void r8a66597_write(struct r8a66597 *r8a66597, u16 val,
  142. unsigned long offset)
  143. {
  144. iowrite16(val, r8a66597->reg + offset);
  145. }
  146. static inline void r8a66597_mdfy(struct r8a66597 *r8a66597,
  147. u16 val, u16 pat, unsigned long offset)
  148. {
  149. u16 tmp;
  150. tmp = r8a66597_read(r8a66597, offset);
  151. tmp = tmp & (~pat);
  152. tmp = tmp | val;
  153. r8a66597_write(r8a66597, tmp, offset);
  154. }
  155. #define r8a66597_bclr(r8a66597, val, offset) \
  156. r8a66597_mdfy(r8a66597, 0, val, offset)
  157. #define r8a66597_bset(r8a66597, val, offset) \
  158. r8a66597_mdfy(r8a66597, val, 0, offset)
  159. static inline void r8a66597_write_fifo(struct r8a66597 *r8a66597,
  160. struct r8a66597_ep *ep,
  161. unsigned char *buf,
  162. int len)
  163. {
  164. void __iomem *fifoaddr = r8a66597->reg + ep->fifoaddr;
  165. int adj = 0;
  166. int i;
  167. if (r8a66597->pdata->on_chip) {
  168. /* 32-bit access only if buf is 32-bit aligned */
  169. if (len >= 4 && !((unsigned long)buf & 0x03)) {
  170. iowrite32_rep(fifoaddr, buf, len / 4);
  171. buf += len & ~0x03;
  172. len &= 0x03;
  173. }
  174. } else {
  175. /* 16-bit access only if buf is 16-bit aligned */
  176. if (len >= 2 && !((unsigned long)buf & 0x01)) {
  177. iowrite16_rep(fifoaddr, buf, len / 2);
  178. buf += len & ~0x01;
  179. len &= 0x01;
  180. }
  181. }
  182. /* adjust fifo address in the little endian case */
  183. if (!(r8a66597_read(r8a66597, CFIFOSEL) & BIGEND)) {
  184. if (r8a66597->pdata->on_chip)
  185. adj = 0x03; /* 32-bit wide */
  186. else
  187. adj = 0x01; /* 16-bit wide */
  188. }
  189. if (r8a66597->pdata->wr0_shorted_to_wr1)
  190. r8a66597_bclr(r8a66597, MBW_16, ep->fifosel);
  191. for (i = 0; i < len; i++)
  192. iowrite8(buf[i], fifoaddr + adj - (i & adj));
  193. if (r8a66597->pdata->wr0_shorted_to_wr1)
  194. r8a66597_bclr(r8a66597, MBW_16, ep->fifosel);
  195. }
  196. static inline u16 get_xtal_from_pdata(struct r8a66597_platdata *pdata)
  197. {
  198. u16 clock = 0;
  199. switch (pdata->xtal) {
  200. case R8A66597_PLATDATA_XTAL_12MHZ:
  201. clock = XTAL12;
  202. break;
  203. case R8A66597_PLATDATA_XTAL_24MHZ:
  204. clock = XTAL24;
  205. break;
  206. case R8A66597_PLATDATA_XTAL_48MHZ:
  207. clock = XTAL48;
  208. break;
  209. default:
  210. printk(KERN_ERR "r8a66597: platdata clock is wrong.\n");
  211. break;
  212. }
  213. return clock;
  214. }
  215. static inline u32 r8a66597_sudmac_read(struct r8a66597 *r8a66597,
  216. unsigned long offset)
  217. {
  218. return ioread32(r8a66597->sudmac_reg + offset);
  219. }
  220. static inline void r8a66597_sudmac_write(struct r8a66597 *r8a66597, u32 val,
  221. unsigned long offset)
  222. {
  223. iowrite32(val, r8a66597->sudmac_reg + offset);
  224. }
  225. #define get_pipectr_addr(pipenum) (PIPE1CTR + (pipenum - 1) * 2)
  226. #define get_pipetre_addr(pipenum) (PIPE1TRE + (pipenum - 1) * 4)
  227. #define get_pipetrn_addr(pipenum) (PIPE1TRN + (pipenum - 1) * 4)
  228. #define enable_irq_ready(r8a66597, pipenum) \
  229. enable_pipe_irq(r8a66597, pipenum, BRDYENB)
  230. #define disable_irq_ready(r8a66597, pipenum) \
  231. disable_pipe_irq(r8a66597, pipenum, BRDYENB)
  232. #define enable_irq_empty(r8a66597, pipenum) \
  233. enable_pipe_irq(r8a66597, pipenum, BEMPENB)
  234. #define disable_irq_empty(r8a66597, pipenum) \
  235. disable_pipe_irq(r8a66597, pipenum, BEMPENB)
  236. #define enable_irq_nrdy(r8a66597, pipenum) \
  237. enable_pipe_irq(r8a66597, pipenum, NRDYENB)
  238. #define disable_irq_nrdy(r8a66597, pipenum) \
  239. disable_pipe_irq(r8a66597, pipenum, NRDYENB)
  240. #endif /* __R8A66597_H__ */