mv_udc.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  4. */
  5. #ifndef __MV_UDC_H
  6. #define __MV_UDC_H
  7. #define VUSBHS_MAX_PORTS 8
  8. #define DQH_ALIGNMENT 2048
  9. #define DTD_ALIGNMENT 64
  10. #define DMA_BOUNDARY 4096
  11. #define EP_DIR_IN 1
  12. #define EP_DIR_OUT 0
  13. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  14. #define EP0_MAX_PKT_SIZE 64
  15. /* ep0 transfer state */
  16. #define WAIT_FOR_SETUP 0
  17. #define DATA_STATE_XMIT 1
  18. #define DATA_STATE_NEED_ZLP 2
  19. #define WAIT_FOR_OUT_STATUS 3
  20. #define DATA_STATE_RECV 4
  21. #define CAPLENGTH_MASK (0xff)
  22. #define DCCPARAMS_DEN_MASK (0x1f)
  23. #define HCSPARAMS_PPC (0x10)
  24. /* Frame Index Register Bit Masks */
  25. #define USB_FRINDEX_MASKS 0x3fff
  26. /* Command Register Bit Masks */
  27. #define USBCMD_RUN_STOP (0x00000001)
  28. #define USBCMD_CTRL_RESET (0x00000002)
  29. #define USBCMD_SETUP_TRIPWIRE_SET (0x00002000)
  30. #define USBCMD_SETUP_TRIPWIRE_CLEAR (~USBCMD_SETUP_TRIPWIRE_SET)
  31. #define USBCMD_ATDTW_TRIPWIRE_SET (0x00004000)
  32. #define USBCMD_ATDTW_TRIPWIRE_CLEAR (~USBCMD_ATDTW_TRIPWIRE_SET)
  33. /* bit 15,3,2 are for frame list size */
  34. #define USBCMD_FRAME_SIZE_1024 (0x00000000) /* 000 */
  35. #define USBCMD_FRAME_SIZE_512 (0x00000004) /* 001 */
  36. #define USBCMD_FRAME_SIZE_256 (0x00000008) /* 010 */
  37. #define USBCMD_FRAME_SIZE_128 (0x0000000C) /* 011 */
  38. #define USBCMD_FRAME_SIZE_64 (0x00008000) /* 100 */
  39. #define USBCMD_FRAME_SIZE_32 (0x00008004) /* 101 */
  40. #define USBCMD_FRAME_SIZE_16 (0x00008008) /* 110 */
  41. #define USBCMD_FRAME_SIZE_8 (0x0000800C) /* 111 */
  42. #define EPCTRL_TX_ALL_MASK (0xFFFF0000)
  43. #define EPCTRL_RX_ALL_MASK (0x0000FFFF)
  44. #define EPCTRL_TX_DATA_TOGGLE_RST (0x00400000)
  45. #define EPCTRL_TX_EP_STALL (0x00010000)
  46. #define EPCTRL_RX_EP_STALL (0x00000001)
  47. #define EPCTRL_RX_DATA_TOGGLE_RST (0x00000040)
  48. #define EPCTRL_RX_ENABLE (0x00000080)
  49. #define EPCTRL_TX_ENABLE (0x00800000)
  50. #define EPCTRL_CONTROL (0x00000000)
  51. #define EPCTRL_ISOCHRONOUS (0x00040000)
  52. #define EPCTRL_BULK (0x00080000)
  53. #define EPCTRL_INT (0x000C0000)
  54. #define EPCTRL_TX_TYPE (0x000C0000)
  55. #define EPCTRL_RX_TYPE (0x0000000C)
  56. #define EPCTRL_DATA_TOGGLE_INHIBIT (0x00000020)
  57. #define EPCTRL_TX_EP_TYPE_SHIFT (18)
  58. #define EPCTRL_RX_EP_TYPE_SHIFT (2)
  59. #define EPCOMPLETE_MAX_ENDPOINTS (16)
  60. /* endpoint list address bit masks */
  61. #define USB_EP_LIST_ADDRESS_MASK 0xfffff800
  62. #define PORTSCX_W1C_BITS 0x2a
  63. #define PORTSCX_PORT_RESET 0x00000100
  64. #define PORTSCX_PORT_POWER 0x00001000
  65. #define PORTSCX_FORCE_FULL_SPEED_CONNECT 0x01000000
  66. #define PORTSCX_PAR_XCVR_SELECT 0xC0000000
  67. #define PORTSCX_PORT_FORCE_RESUME 0x00000040
  68. #define PORTSCX_PORT_SUSPEND 0x00000080
  69. #define PORTSCX_PORT_SPEED_FULL 0x00000000
  70. #define PORTSCX_PORT_SPEED_LOW 0x04000000
  71. #define PORTSCX_PORT_SPEED_HIGH 0x08000000
  72. #define PORTSCX_PORT_SPEED_MASK 0x0C000000
  73. /* USB MODE Register Bit Masks */
  74. #define USBMODE_CTRL_MODE_IDLE 0x00000000
  75. #define USBMODE_CTRL_MODE_DEVICE 0x00000002
  76. #define USBMODE_CTRL_MODE_HOST 0x00000003
  77. #define USBMODE_CTRL_MODE_RSV 0x00000001
  78. #define USBMODE_SETUP_LOCK_OFF 0x00000008
  79. #define USBMODE_STREAM_DISABLE 0x00000010
  80. /* USB STS Register Bit Masks */
  81. #define USBSTS_INT 0x00000001
  82. #define USBSTS_ERR 0x00000002
  83. #define USBSTS_PORT_CHANGE 0x00000004
  84. #define USBSTS_FRM_LST_ROLL 0x00000008
  85. #define USBSTS_SYS_ERR 0x00000010
  86. #define USBSTS_IAA 0x00000020
  87. #define USBSTS_RESET 0x00000040
  88. #define USBSTS_SOF 0x00000080
  89. #define USBSTS_SUSPEND 0x00000100
  90. #define USBSTS_HC_HALTED 0x00001000
  91. #define USBSTS_RCL 0x00002000
  92. #define USBSTS_PERIODIC_SCHEDULE 0x00004000
  93. #define USBSTS_ASYNC_SCHEDULE 0x00008000
  94. /* Interrupt Enable Register Bit Masks */
  95. #define USBINTR_INT_EN (0x00000001)
  96. #define USBINTR_ERR_INT_EN (0x00000002)
  97. #define USBINTR_PORT_CHANGE_DETECT_EN (0x00000004)
  98. #define USBINTR_ASYNC_ADV_AAE (0x00000020)
  99. #define USBINTR_ASYNC_ADV_AAE_ENABLE (0x00000020)
  100. #define USBINTR_ASYNC_ADV_AAE_DISABLE (0xFFFFFFDF)
  101. #define USBINTR_RESET_EN (0x00000040)
  102. #define USBINTR_SOF_UFRAME_EN (0x00000080)
  103. #define USBINTR_DEVICE_SUSPEND (0x00000100)
  104. #define USB_DEVICE_ADDRESS_MASK (0xfe000000)
  105. #define USB_DEVICE_ADDRESS_BIT_SHIFT (25)
  106. struct mv_cap_regs {
  107. u32 caplength_hciversion;
  108. u32 hcsparams; /* HC structural parameters */
  109. u32 hccparams; /* HC Capability Parameters*/
  110. u32 reserved[5];
  111. u32 dciversion; /* DC version number and reserved 16 bits */
  112. u32 dccparams; /* DC Capability Parameters */
  113. };
  114. struct mv_op_regs {
  115. u32 usbcmd; /* Command register */
  116. u32 usbsts; /* Status register */
  117. u32 usbintr; /* Interrupt enable */
  118. u32 frindex; /* Frame index */
  119. u32 reserved1[1];
  120. u32 deviceaddr; /* Device Address */
  121. u32 eplistaddr; /* Endpoint List Address */
  122. u32 ttctrl; /* HOST TT status and control */
  123. u32 burstsize; /* Programmable Burst Size */
  124. u32 txfilltuning; /* Host Transmit Pre-Buffer Packet Tuning */
  125. u32 reserved[4];
  126. u32 epnak; /* Endpoint NAK */
  127. u32 epnaken; /* Endpoint NAK Enable */
  128. u32 configflag; /* Configured Flag register */
  129. u32 portsc[VUSBHS_MAX_PORTS]; /* Port Status/Control x, x = 1..8 */
  130. u32 otgsc;
  131. u32 usbmode; /* USB Host/Device mode */
  132. u32 epsetupstat; /* Endpoint Setup Status */
  133. u32 epprime; /* Endpoint Initialize */
  134. u32 epflush; /* Endpoint De-initialize */
  135. u32 epstatus; /* Endpoint Status */
  136. u32 epcomplete; /* Endpoint Interrupt On Complete */
  137. u32 epctrlx[16]; /* Endpoint Control, where x = 0.. 15 */
  138. u32 mcr; /* Mux Control */
  139. u32 isr; /* Interrupt Status */
  140. u32 ier; /* Interrupt Enable */
  141. };
  142. struct mv_udc {
  143. struct usb_gadget gadget;
  144. struct usb_gadget_driver *driver;
  145. spinlock_t lock;
  146. struct completion *done;
  147. struct platform_device *dev;
  148. int irq;
  149. struct mv_cap_regs __iomem *cap_regs;
  150. struct mv_op_regs __iomem *op_regs;
  151. void __iomem *phy_regs;
  152. unsigned int max_eps;
  153. struct mv_dqh *ep_dqh;
  154. size_t ep_dqh_size;
  155. dma_addr_t ep_dqh_dma;
  156. struct dma_pool *dtd_pool;
  157. struct mv_ep *eps;
  158. struct mv_dtd *dtd_head;
  159. struct mv_dtd *dtd_tail;
  160. unsigned int dtd_entries;
  161. struct mv_req *status_req;
  162. struct usb_ctrlrequest local_setup_buff;
  163. unsigned int resume_state; /* USB state to resume */
  164. unsigned int usb_state; /* USB current state */
  165. unsigned int ep0_state; /* Endpoint zero state */
  166. unsigned int ep0_dir;
  167. unsigned int dev_addr;
  168. unsigned int test_mode;
  169. int errors;
  170. unsigned softconnect:1,
  171. vbus_active:1,
  172. remote_wakeup:1,
  173. softconnected:1,
  174. force_fs:1,
  175. clock_gating:1,
  176. active:1,
  177. stopped:1; /* stop bit is setted */
  178. struct work_struct vbus_work;
  179. struct workqueue_struct *qwork;
  180. struct usb_phy *transceiver;
  181. struct mv_usb_platform_data *pdata;
  182. /* some SOC has mutiple clock sources for USB*/
  183. struct clk *clk;
  184. };
  185. /* endpoint data structure */
  186. struct mv_ep {
  187. struct usb_ep ep;
  188. struct mv_udc *udc;
  189. struct list_head queue;
  190. struct mv_dqh *dqh;
  191. u32 direction;
  192. char name[14];
  193. unsigned stopped:1,
  194. wedge:1,
  195. ep_type:2,
  196. ep_num:8;
  197. };
  198. /* request data structure */
  199. struct mv_req {
  200. struct usb_request req;
  201. struct mv_dtd *dtd, *head, *tail;
  202. struct mv_ep *ep;
  203. struct list_head queue;
  204. unsigned int test_mode;
  205. unsigned dtd_count;
  206. unsigned mapped:1;
  207. };
  208. #define EP_QUEUE_HEAD_MULT_POS 30
  209. #define EP_QUEUE_HEAD_ZLT_SEL 0x20000000
  210. #define EP_QUEUE_HEAD_MAX_PKT_LEN_POS 16
  211. #define EP_QUEUE_HEAD_MAX_PKT_LEN(ep_info) (((ep_info)>>16)&0x07ff)
  212. #define EP_QUEUE_HEAD_IOS 0x00008000
  213. #define EP_QUEUE_HEAD_NEXT_TERMINATE 0x00000001
  214. #define EP_QUEUE_HEAD_IOC 0x00008000
  215. #define EP_QUEUE_HEAD_MULTO 0x00000C00
  216. #define EP_QUEUE_HEAD_STATUS_HALT 0x00000040
  217. #define EP_QUEUE_HEAD_STATUS_ACTIVE 0x00000080
  218. #define EP_QUEUE_CURRENT_OFFSET_MASK 0x00000FFF
  219. #define EP_QUEUE_HEAD_NEXT_POINTER_MASK 0xFFFFFFE0
  220. #define EP_QUEUE_FRINDEX_MASK 0x000007FF
  221. #define EP_MAX_LENGTH_TRANSFER 0x4000
  222. struct mv_dqh {
  223. /* Bits 16..26 Bit 15 is Interrupt On Setup */
  224. u32 max_packet_length;
  225. u32 curr_dtd_ptr; /* Current dTD Pointer */
  226. u32 next_dtd_ptr; /* Next dTD Pointer */
  227. /* Total bytes (16..30), IOC (15), INT (8), STS (0-7) */
  228. u32 size_ioc_int_sts;
  229. u32 buff_ptr0; /* Buffer pointer Page 0 (12-31) */
  230. u32 buff_ptr1; /* Buffer pointer Page 1 (12-31) */
  231. u32 buff_ptr2; /* Buffer pointer Page 2 (12-31) */
  232. u32 buff_ptr3; /* Buffer pointer Page 3 (12-31) */
  233. u32 buff_ptr4; /* Buffer pointer Page 4 (12-31) */
  234. u32 reserved1;
  235. /* 8 bytes of setup data that follows the Setup PID */
  236. u8 setup_buffer[8];
  237. u32 reserved2[4];
  238. };
  239. #define DTD_NEXT_TERMINATE (0x00000001)
  240. #define DTD_IOC (0x00008000)
  241. #define DTD_STATUS_ACTIVE (0x00000080)
  242. #define DTD_STATUS_HALTED (0x00000040)
  243. #define DTD_STATUS_DATA_BUFF_ERR (0x00000020)
  244. #define DTD_STATUS_TRANSACTION_ERR (0x00000008)
  245. #define DTD_RESERVED_FIELDS (0x00007F00)
  246. #define DTD_ERROR_MASK (0x68)
  247. #define DTD_ADDR_MASK (0xFFFFFFE0)
  248. #define DTD_PACKET_SIZE 0x7FFF0000
  249. #define DTD_LENGTH_BIT_POS (16)
  250. struct mv_dtd {
  251. u32 dtd_next;
  252. u32 size_ioc_sts;
  253. u32 buff_ptr0; /* Buffer pointer Page 0 */
  254. u32 buff_ptr1; /* Buffer pointer Page 1 */
  255. u32 buff_ptr2; /* Buffer pointer Page 2 */
  256. u32 buff_ptr3; /* Buffer pointer Page 3 */
  257. u32 buff_ptr4; /* Buffer pointer Page 4 */
  258. u32 scratch_ptr;
  259. /* 32 bytes */
  260. dma_addr_t td_dma; /* dma address for this td */
  261. struct mv_dtd *next_dtd_virt;
  262. };
  263. #endif