mv_u3d.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  4. */
  5. #ifndef __MV_U3D_H
  6. #define __MV_U3D_H
  7. #define MV_U3D_EP_CONTEXT_ALIGNMENT 32
  8. #define MV_U3D_TRB_ALIGNMENT 16
  9. #define MV_U3D_DMA_BOUNDARY 4096
  10. #define MV_U3D_EP0_MAX_PKT_SIZE 512
  11. /* ep0 transfer state */
  12. #define MV_U3D_WAIT_FOR_SETUP 0
  13. #define MV_U3D_DATA_STATE_XMIT 1
  14. #define MV_U3D_DATA_STATE_NEED_ZLP 2
  15. #define MV_U3D_WAIT_FOR_OUT_STATUS 3
  16. #define MV_U3D_DATA_STATE_RECV 4
  17. #define MV_U3D_STATUS_STAGE 5
  18. #define MV_U3D_EP_MAX_LENGTH_TRANSFER 0x10000
  19. /* USB3 Interrupt Status */
  20. #define MV_U3D_USBINT_SETUP 0x00000001
  21. #define MV_U3D_USBINT_RX_COMPLETE 0x00000002
  22. #define MV_U3D_USBINT_TX_COMPLETE 0x00000004
  23. #define MV_U3D_USBINT_UNDER_RUN 0x00000008
  24. #define MV_U3D_USBINT_RXDESC_ERR 0x00000010
  25. #define MV_U3D_USBINT_TXDESC_ERR 0x00000020
  26. #define MV_U3D_USBINT_RX_TRB_COMPLETE 0x00000040
  27. #define MV_U3D_USBINT_TX_TRB_COMPLETE 0x00000080
  28. #define MV_U3D_USBINT_VBUS_VALID 0x00010000
  29. #define MV_U3D_USBINT_STORAGE_CMD_FULL 0x00020000
  30. #define MV_U3D_USBINT_LINK_CHG 0x01000000
  31. /* USB3 Interrupt Enable */
  32. #define MV_U3D_INTR_ENABLE_SETUP 0x00000001
  33. #define MV_U3D_INTR_ENABLE_RX_COMPLETE 0x00000002
  34. #define MV_U3D_INTR_ENABLE_TX_COMPLETE 0x00000004
  35. #define MV_U3D_INTR_ENABLE_UNDER_RUN 0x00000008
  36. #define MV_U3D_INTR_ENABLE_RXDESC_ERR 0x00000010
  37. #define MV_U3D_INTR_ENABLE_TXDESC_ERR 0x00000020
  38. #define MV_U3D_INTR_ENABLE_RX_TRB_COMPLETE 0x00000040
  39. #define MV_U3D_INTR_ENABLE_TX_TRB_COMPLETE 0x00000080
  40. #define MV_U3D_INTR_ENABLE_RX_BUFFER_ERR 0x00000100
  41. #define MV_U3D_INTR_ENABLE_VBUS_VALID 0x00010000
  42. #define MV_U3D_INTR_ENABLE_STORAGE_CMD_FULL 0x00020000
  43. #define MV_U3D_INTR_ENABLE_LINK_CHG 0x01000000
  44. #define MV_U3D_INTR_ENABLE_PRIME_STATUS 0x02000000
  45. /* USB3 Link Change */
  46. #define MV_U3D_LINK_CHANGE_LINK_UP 0x00000001
  47. #define MV_U3D_LINK_CHANGE_SUSPEND 0x00000002
  48. #define MV_U3D_LINK_CHANGE_RESUME 0x00000004
  49. #define MV_U3D_LINK_CHANGE_WRESET 0x00000008
  50. #define MV_U3D_LINK_CHANGE_HRESET 0x00000010
  51. #define MV_U3D_LINK_CHANGE_VBUS_INVALID 0x00000020
  52. #define MV_U3D_LINK_CHANGE_INACT 0x00000040
  53. #define MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0 0x00000080
  54. #define MV_U3D_LINK_CHANGE_U1 0x00000100
  55. #define MV_U3D_LINK_CHANGE_U2 0x00000200
  56. #define MV_U3D_LINK_CHANGE_U3 0x00000400
  57. /* bridge setting */
  58. #define MV_U3D_BRIDGE_SETTING_VBUS_VALID (1 << 16)
  59. /* Command Register Bit Masks */
  60. #define MV_U3D_CMD_RUN_STOP 0x00000001
  61. #define MV_U3D_CMD_CTRL_RESET 0x00000002
  62. /* ep control register */
  63. #define MV_U3D_EPXCR_EP_TYPE_CONTROL 0
  64. #define MV_U3D_EPXCR_EP_TYPE_ISOC 1
  65. #define MV_U3D_EPXCR_EP_TYPE_BULK 2
  66. #define MV_U3D_EPXCR_EP_TYPE_INT 3
  67. #define MV_U3D_EPXCR_EP_ENABLE_SHIFT 4
  68. #define MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT 12
  69. #define MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT 16
  70. #define MV_U3D_USB_BULK_BURST_OUT 6
  71. #define MV_U3D_USB_BULK_BURST_IN 14
  72. #define MV_U3D_EPXCR_EP_FLUSH (1 << 7)
  73. #define MV_U3D_EPXCR_EP_HALT (1 << 1)
  74. #define MV_U3D_EPXCR_EP_INIT (1)
  75. /* TX/RX Status Register */
  76. #define MV_U3D_XFERSTATUS_COMPLETE_SHIFT 24
  77. #define MV_U3D_COMPLETE_INVALID 0
  78. #define MV_U3D_COMPLETE_SUCCESS 1
  79. #define MV_U3D_COMPLETE_BUFF_ERR 2
  80. #define MV_U3D_COMPLETE_SHORT_PACKET 3
  81. #define MV_U3D_COMPLETE_TRB_ERR 5
  82. #define MV_U3D_XFERSTATUS_TRB_LENGTH_MASK (0xFFFFFF)
  83. #define MV_U3D_USB_LINK_BYPASS_VBUS 0x8
  84. #define MV_U3D_LTSSM_PHY_INIT_DONE 0x80000000
  85. #define MV_U3D_LTSSM_NEVER_GO_COMPLIANCE 0x40000000
  86. #define MV_U3D_USB3_OP_REGS_OFFSET 0x100
  87. #define MV_U3D_USB3_PHY_OFFSET 0xB800
  88. #define DCS_ENABLE 0x1
  89. /* timeout */
  90. #define MV_U3D_RESET_TIMEOUT 10000
  91. #define MV_U3D_FLUSH_TIMEOUT 100000
  92. #define MV_U3D_OWN_TIMEOUT 10000
  93. #define LOOPS_USEC_SHIFT 4
  94. #define LOOPS_USEC (1 << LOOPS_USEC_SHIFT)
  95. #define LOOPS(timeout) ((timeout) >> LOOPS_USEC_SHIFT)
  96. /* ep direction */
  97. #define MV_U3D_EP_DIR_IN 1
  98. #define MV_U3D_EP_DIR_OUT 0
  99. #define mv_u3d_ep_dir(ep) (((ep)->ep_num == 0) ? \
  100. ((ep)->u3d->ep0_dir) : ((ep)->direction))
  101. /* usb capability registers */
  102. struct mv_u3d_cap_regs {
  103. u32 rsvd[5];
  104. u32 dboff; /* doorbell register offset */
  105. u32 rtsoff; /* runtime register offset */
  106. u32 vuoff; /* vendor unique register offset */
  107. };
  108. /* operation registers */
  109. struct mv_u3d_op_regs {
  110. u32 usbcmd; /* Command register */
  111. u32 rsvd1[11];
  112. u32 dcbaapl; /* Device Context Base Address low register */
  113. u32 dcbaaph; /* Device Context Base Address high register */
  114. u32 rsvd2[243];
  115. u32 portsc; /* port status and control register*/
  116. u32 portlinkinfo; /* port link info register*/
  117. u32 rsvd3[9917];
  118. u32 doorbell; /* doorbell register */
  119. };
  120. /* control enpoint enable registers */
  121. struct epxcr {
  122. u32 epxoutcr0; /* ep out control 0 register */
  123. u32 epxoutcr1; /* ep out control 1 register */
  124. u32 epxincr0; /* ep in control 0 register */
  125. u32 epxincr1; /* ep in control 1 register */
  126. };
  127. /* transfer status registers */
  128. struct xferstatus {
  129. u32 curdeqlo; /* current TRB pointer low */
  130. u32 curdeqhi; /* current TRB pointer high */
  131. u32 statuslo; /* transfer status low */
  132. u32 statushi; /* transfer status high */
  133. };
  134. /* vendor unique control registers */
  135. struct mv_u3d_vuc_regs {
  136. u32 ctrlepenable; /* control endpoint enable register */
  137. u32 setuplock; /* setup lock register */
  138. u32 endcomplete; /* endpoint transfer complete register */
  139. u32 intrcause; /* interrupt cause register */
  140. u32 intrenable; /* interrupt enable register */
  141. u32 trbcomplete; /* TRB complete register */
  142. u32 linkchange; /* link change register */
  143. u32 rsvd1[5];
  144. u32 trbunderrun; /* TRB underrun register */
  145. u32 rsvd2[43];
  146. u32 bridgesetting; /* bridge setting register */
  147. u32 rsvd3[7];
  148. struct xferstatus txst[16]; /* TX status register */
  149. struct xferstatus rxst[16]; /* RX status register */
  150. u32 ltssm; /* LTSSM control register */
  151. u32 pipe; /* PIPE control register */
  152. u32 linkcr0; /* link control 0 register */
  153. u32 linkcr1; /* link control 1 register */
  154. u32 rsvd6[60];
  155. u32 mib0; /* MIB0 counter register */
  156. u32 usblink; /* usb link control register */
  157. u32 ltssmstate; /* LTSSM state register */
  158. u32 linkerrorcause; /* link error cause register */
  159. u32 rsvd7[60];
  160. u32 devaddrtiebrkr; /* device address and tie breaker */
  161. u32 itpinfo0; /* ITP info 0 register */
  162. u32 itpinfo1; /* ITP info 1 register */
  163. u32 rsvd8[61];
  164. struct epxcr epcr[16]; /* ep control register */
  165. u32 rsvd9[64];
  166. u32 phyaddr; /* PHY address register */
  167. u32 phydata; /* PHY data register */
  168. };
  169. /* Endpoint context structure */
  170. struct mv_u3d_ep_context {
  171. u32 rsvd0;
  172. u32 rsvd1;
  173. u32 trb_addr_lo; /* TRB address low 32 bit */
  174. u32 trb_addr_hi; /* TRB address high 32 bit */
  175. u32 rsvd2;
  176. u32 rsvd3;
  177. struct usb_ctrlrequest setup_buffer; /* setup data buffer */
  178. };
  179. /* TRB control data structure */
  180. struct mv_u3d_trb_ctrl {
  181. u32 own:1; /* owner of TRB */
  182. u32 rsvd1:3;
  183. u32 chain:1; /* associate this TRB with the
  184. next TRB on the Ring */
  185. u32 ioc:1; /* interrupt on complete */
  186. u32 rsvd2:4;
  187. u32 type:6; /* TRB type */
  188. #define TYPE_NORMAL 1
  189. #define TYPE_DATA 3
  190. #define TYPE_LINK 6
  191. u32 dir:1; /* Working at data stage of control endpoint
  192. operation. 0 is OUT and 1 is IN. */
  193. u32 rsvd3:15;
  194. };
  195. /* TRB data structure
  196. * For multiple TRB, all the TRBs' physical address should be continuous.
  197. */
  198. struct mv_u3d_trb_hw {
  199. u32 buf_addr_lo; /* data buffer address low 32 bit */
  200. u32 buf_addr_hi; /* data buffer address high 32 bit */
  201. u32 trb_len; /* transfer length */
  202. struct mv_u3d_trb_ctrl ctrl; /* TRB control data */
  203. };
  204. /* TRB structure */
  205. struct mv_u3d_trb {
  206. struct mv_u3d_trb_hw *trb_hw; /* point to the trb_hw structure */
  207. dma_addr_t trb_dma; /* dma address for this trb_hw */
  208. struct list_head trb_list; /* trb list */
  209. };
  210. /* device data structure */
  211. struct mv_u3d {
  212. struct usb_gadget gadget;
  213. struct usb_gadget_driver *driver;
  214. spinlock_t lock; /* device lock */
  215. struct completion *done;
  216. struct device *dev;
  217. int irq;
  218. /* usb controller registers */
  219. struct mv_u3d_cap_regs __iomem *cap_regs;
  220. struct mv_u3d_op_regs __iomem *op_regs;
  221. struct mv_u3d_vuc_regs __iomem *vuc_regs;
  222. void __iomem *phy_regs;
  223. unsigned int max_eps;
  224. struct mv_u3d_ep_context *ep_context;
  225. size_t ep_context_size;
  226. dma_addr_t ep_context_dma;
  227. struct dma_pool *trb_pool; /* for TRB data structure */
  228. struct mv_u3d_ep *eps;
  229. struct mv_u3d_req *status_req; /* ep0 status request */
  230. struct usb_ctrlrequest local_setup_buff; /* store setup data*/
  231. unsigned int resume_state; /* USB state to resume */
  232. unsigned int usb_state; /* USB current state */
  233. unsigned int ep0_state; /* Endpoint zero state */
  234. unsigned int ep0_dir;
  235. unsigned int dev_addr; /* device address */
  236. unsigned int errors;
  237. unsigned softconnect:1;
  238. unsigned vbus_active:1; /* vbus is active or not */
  239. unsigned remote_wakeup:1; /* support remote wakeup */
  240. unsigned clock_gating:1; /* clock gating or not */
  241. unsigned active:1; /* udc is active or not */
  242. unsigned vbus_valid_detect:1; /* udc vbus detection */
  243. struct mv_usb_addon_irq *vbus;
  244. unsigned int power;
  245. struct clk *clk;
  246. };
  247. /* endpoint data structure */
  248. struct mv_u3d_ep {
  249. struct usb_ep ep;
  250. struct mv_u3d *u3d;
  251. struct list_head queue; /* ep request queued hardware */
  252. struct list_head req_list; /* list of ep request */
  253. struct mv_u3d_ep_context *ep_context; /* ep context */
  254. u32 direction;
  255. char name[14];
  256. u32 processing; /* there is ep request
  257. queued on haredware */
  258. spinlock_t req_lock; /* ep lock */
  259. unsigned wedge:1;
  260. unsigned enabled:1;
  261. unsigned ep_type:2;
  262. unsigned ep_num:8;
  263. };
  264. /* request data structure */
  265. struct mv_u3d_req {
  266. struct usb_request req;
  267. struct mv_u3d_ep *ep;
  268. struct list_head queue; /* ep requst queued on hardware */
  269. struct list_head list; /* ep request list */
  270. struct list_head trb_list; /* trb list of a request */
  271. struct mv_u3d_trb *trb_head; /* point to first trb of a request */
  272. unsigned trb_count; /* TRB number in the chain */
  273. unsigned chain; /* TRB chain or not */
  274. };
  275. #endif