goku_udc.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Toshiba TC86C001 ("Goku-S") USB Device Controller driver
  4. *
  5. * Copyright (C) 2000-2002 Lineo
  6. * by Stuart Lynne, Tom Rushworth, and Bruce Balden
  7. * Copyright (C) 2002 Toshiba Corporation
  8. * Copyright (C) 2003 MontaVista Software (source@mvista.com)
  9. */
  10. /*
  11. * PCI BAR 0 points to these registers.
  12. */
  13. struct goku_udc_regs {
  14. /* irq management */
  15. u32 int_status; /* 0x000 */
  16. u32 int_enable;
  17. #define INT_SUSPEND 0x00001 /* or resume */
  18. #define INT_USBRESET 0x00002
  19. #define INT_ENDPOINT0 0x00004
  20. #define INT_SETUP 0x00008
  21. #define INT_STATUS 0x00010
  22. #define INT_STATUSNAK 0x00020
  23. #define INT_EPxDATASET(n) (0x00020 << (n)) /* 0 < n < 4 */
  24. # define INT_EP1DATASET 0x00040
  25. # define INT_EP2DATASET 0x00080
  26. # define INT_EP3DATASET 0x00100
  27. #define INT_EPnNAK(n) (0x00100 << (n)) /* 0 < n < 4 */
  28. # define INT_EP1NAK 0x00200
  29. # define INT_EP2NAK 0x00400
  30. # define INT_EP3NAK 0x00800
  31. #define INT_SOF 0x01000
  32. #define INT_ERR 0x02000
  33. #define INT_MSTWRSET 0x04000
  34. #define INT_MSTWREND 0x08000
  35. #define INT_MSTWRTMOUT 0x10000
  36. #define INT_MSTRDEND 0x20000
  37. #define INT_SYSERROR 0x40000
  38. #define INT_PWRDETECT 0x80000
  39. #define INT_DEVWIDE \
  40. (INT_PWRDETECT|INT_SYSERROR/*|INT_ERR*/|INT_USBRESET|INT_SUSPEND)
  41. #define INT_EP0 \
  42. (INT_SETUP|INT_ENDPOINT0/*|INT_STATUS*/|INT_STATUSNAK)
  43. u32 dma_master;
  44. #define MST_EOPB_DIS 0x0800
  45. #define MST_EOPB_ENA 0x0400
  46. #define MST_TIMEOUT_DIS 0x0200
  47. #define MST_TIMEOUT_ENA 0x0100
  48. #define MST_RD_EOPB 0x0080 /* write-only */
  49. #define MST_RD_RESET 0x0040
  50. #define MST_WR_RESET 0x0020
  51. #define MST_RD_ENA 0x0004 /* 1:start, 0:ignore */
  52. #define MST_WR_ENA 0x0002 /* 1:start, 0:ignore */
  53. #define MST_CONNECTION 0x0001 /* 0 for ep1out/ep2in */
  54. #define MST_R_BITS (MST_EOPB_DIS|MST_EOPB_ENA \
  55. |MST_RD_ENA|MST_RD_RESET)
  56. #define MST_W_BITS (MST_TIMEOUT_DIS|MST_TIMEOUT_ENA \
  57. |MST_WR_ENA|MST_WR_RESET)
  58. #define MST_RW_BITS (MST_R_BITS|MST_W_BITS \
  59. |MST_CONNECTION)
  60. /* these values assume (dma_master & MST_CONNECTION) == 0 */
  61. #define UDC_MSTWR_ENDPOINT 1
  62. #define UDC_MSTRD_ENDPOINT 2
  63. /* dma master write */
  64. u32 out_dma_start;
  65. u32 out_dma_end;
  66. u32 out_dma_current;
  67. /* dma master read */
  68. u32 in_dma_start;
  69. u32 in_dma_end;
  70. u32 in_dma_current;
  71. u32 power_detect;
  72. #define PW_DETECT 0x04
  73. #define PW_RESETB 0x02
  74. #define PW_PULLUP 0x01
  75. u8 _reserved0 [0x1d8];
  76. /* endpoint registers */
  77. u32 ep_fifo [4]; /* 0x200 */
  78. u8 _reserved1 [0x10];
  79. u32 ep_mode [4]; /* only 1-3 valid */
  80. u8 _reserved2 [0x10];
  81. u32 ep_status [4];
  82. #define EPxSTATUS_TOGGLE 0x40
  83. #define EPxSTATUS_SUSPEND 0x20
  84. #define EPxSTATUS_EP_MASK (0x07<<2)
  85. # define EPxSTATUS_EP_READY (0<<2)
  86. # define EPxSTATUS_EP_DATAIN (1<<2)
  87. # define EPxSTATUS_EP_FULL (2<<2)
  88. # define EPxSTATUS_EP_TX_ERR (3<<2)
  89. # define EPxSTATUS_EP_RX_ERR (4<<2)
  90. # define EPxSTATUS_EP_BUSY (5<<2)
  91. # define EPxSTATUS_EP_STALL (6<<2)
  92. # define EPxSTATUS_EP_INVALID (7<<2)
  93. #define EPxSTATUS_FIFO_DISABLE 0x02
  94. #define EPxSTATUS_STAGE_ERROR 0x01
  95. u8 _reserved3 [0x10];
  96. u32 EPxSizeLA[4];
  97. #define PACKET_ACTIVE (1<<7)
  98. #define DATASIZE 0x7f
  99. u8 _reserved3a [0x10];
  100. u32 EPxSizeLB[4]; /* only 1,2 valid */
  101. u8 _reserved3b [0x10];
  102. u32 EPxSizeHA[4]; /* only 1-3 valid */
  103. u8 _reserved3c [0x10];
  104. u32 EPxSizeHB[4]; /* only 1,2 valid */
  105. u8 _reserved4[0x30];
  106. /* SETUP packet contents */
  107. u32 bRequestType; /* 0x300 */
  108. u32 bRequest;
  109. u32 wValueL;
  110. u32 wValueH;
  111. u32 wIndexL;
  112. u32 wIndexH;
  113. u32 wLengthL;
  114. u32 wLengthH;
  115. /* command interaction/handshaking */
  116. u32 SetupRecv; /* 0x320 */
  117. u32 CurrConfig;
  118. u32 StdRequest;
  119. u32 Request;
  120. u32 DataSet;
  121. #define DATASET_A(epnum) (1<<(2*(epnum)))
  122. #define DATASET_B(epnum) (2<<(2*(epnum)))
  123. #define DATASET_AB(epnum) (3<<(2*(epnum)))
  124. u8 _reserved5[4];
  125. u32 UsbState;
  126. #define USBSTATE_CONFIGURED 0x04
  127. #define USBSTATE_ADDRESSED 0x02
  128. #define USBSTATE_DEFAULT 0x01
  129. u32 EOP;
  130. u32 Command; /* 0x340 */
  131. #define COMMAND_SETDATA0 2
  132. #define COMMAND_RESET 3
  133. #define COMMAND_STALL 4
  134. #define COMMAND_INVALID 5
  135. #define COMMAND_FIFO_DISABLE 7
  136. #define COMMAND_FIFO_ENABLE 8
  137. #define COMMAND_INIT_DESCRIPTOR 9
  138. #define COMMAND_FIFO_CLEAR 10 /* also stall */
  139. #define COMMAND_STALL_CLEAR 11
  140. #define COMMAND_EP(n) ((n) << 4)
  141. u32 EPxSingle;
  142. u8 _reserved6[4];
  143. u32 EPxBCS;
  144. u8 _reserved7[8];
  145. u32 IntControl;
  146. #define ICONTROL_STATUSNAK 1
  147. u8 _reserved8[4];
  148. u32 reqmode; // 0x360 standard request mode, low 8 bits
  149. #define G_REQMODE_SET_INTF (1<<7)
  150. #define G_REQMODE_GET_INTF (1<<6)
  151. #define G_REQMODE_SET_CONF (1<<5)
  152. #define G_REQMODE_GET_CONF (1<<4)
  153. #define G_REQMODE_GET_DESC (1<<3)
  154. #define G_REQMODE_SET_FEAT (1<<2)
  155. #define G_REQMODE_CLEAR_FEAT (1<<1)
  156. #define G_REQMODE_GET_STATUS (1<<0)
  157. u32 ReqMode;
  158. u8 _reserved9[0x18];
  159. u32 PortStatus; /* 0x380 */
  160. u8 _reserved10[8];
  161. u32 address;
  162. u32 buff_test;
  163. u8 _reserved11[4];
  164. u32 UsbReady;
  165. u8 _reserved12[4];
  166. u32 SetDescStall; /* 0x3a0 */
  167. u8 _reserved13[0x45c];
  168. /* hardware could handle limited GET_DESCRIPTOR duties */
  169. #define DESC_LEN 0x80
  170. u32 descriptors[DESC_LEN]; /* 0x800 */
  171. u8 _reserved14[0x600];
  172. } __attribute__ ((packed));
  173. #define MAX_FIFO_SIZE 64
  174. #define MAX_EP0_SIZE 8 /* ep0 fifo is bigger, though */
  175. /*-------------------------------------------------------------------------*/
  176. /* DRIVER DATA STRUCTURES and UTILITIES */
  177. struct goku_ep {
  178. struct usb_ep ep;
  179. struct goku_udc *dev;
  180. unsigned long irqs;
  181. unsigned num:8,
  182. dma:1,
  183. is_in:1,
  184. stopped:1;
  185. /* analogous to a host-side qh */
  186. struct list_head queue;
  187. u32 __iomem *reg_fifo;
  188. u32 __iomem *reg_mode;
  189. u32 __iomem *reg_status;
  190. };
  191. struct goku_request {
  192. struct usb_request req;
  193. struct list_head queue;
  194. unsigned mapped:1;
  195. };
  196. enum ep0state {
  197. EP0_DISCONNECT, /* no host */
  198. EP0_IDLE, /* between STATUS ack and SETUP report */
  199. EP0_IN, EP0_OUT, /* data stage */
  200. EP0_STATUS, /* status stage */
  201. EP0_STALL, /* data or status stages */
  202. EP0_SUSPEND, /* usb suspend */
  203. };
  204. struct goku_udc {
  205. /* each pci device provides one gadget, several endpoints */
  206. struct usb_gadget gadget;
  207. spinlock_t lock;
  208. struct goku_ep ep[4];
  209. struct usb_gadget_driver *driver;
  210. enum ep0state ep0state;
  211. unsigned got_irq:1,
  212. got_region:1,
  213. req_config:1,
  214. configured:1,
  215. enabled:1;
  216. /* pci state used to access those endpoints */
  217. struct pci_dev *pdev;
  218. struct goku_udc_regs __iomem *regs;
  219. u32 int_enable;
  220. /* statistics... */
  221. unsigned long irqs;
  222. };
  223. #define to_goku_udc(g) (container_of((g), struct goku_udc, gadget))
  224. /*-------------------------------------------------------------------------*/
  225. #define xprintk(dev,level,fmt,args...) \
  226. printk(level "%s %s: " fmt , driver_name , \
  227. pci_name(dev->pdev) , ## args)
  228. #ifdef DEBUG
  229. #define DBG(dev,fmt,args...) \
  230. xprintk(dev , KERN_DEBUG , fmt , ## args)
  231. #else
  232. #define DBG(dev,fmt,args...) \
  233. do { } while (0)
  234. #endif /* DEBUG */
  235. #ifdef VERBOSE
  236. #define VDBG DBG
  237. #else
  238. #define VDBG(dev,fmt,args...) \
  239. do { } while (0)
  240. #endif /* VERBOSE */
  241. #define ERROR(dev,fmt,args...) \
  242. xprintk(dev , KERN_ERR , fmt , ## args)
  243. #define WARNING(dev,fmt,args...) \
  244. xprintk(dev , KERN_WARNING , fmt , ## args)
  245. #define INFO(dev,fmt,args...) \
  246. xprintk(dev , KERN_INFO , fmt , ## args)