fusb300_udc.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Fusb300 UDC (USB gadget)
  4. *
  5. * Copyright (C) 2010 Faraday Technology Corp.
  6. *
  7. * Author : Yuan-hsin Chen <yhchen@faraday-tech.com>
  8. */
  9. #ifndef __FUSB300_UDC_H__
  10. #define __FUSB300_UDC_H__
  11. #include <linux/kernel.h>
  12. #define FUSB300_OFFSET_GCR 0x00
  13. #define FUSB300_OFFSET_GTM 0x04
  14. #define FUSB300_OFFSET_DAR 0x08
  15. #define FUSB300_OFFSET_CSR 0x0C
  16. #define FUSB300_OFFSET_CXPORT 0x10
  17. #define FUSB300_OFFSET_EPSET0(n) (0x20 + (n - 1) * 0x30)
  18. #define FUSB300_OFFSET_EPSET1(n) (0x24 + (n - 1) * 0x30)
  19. #define FUSB300_OFFSET_EPSET2(n) (0x28 + (n - 1) * 0x30)
  20. #define FUSB300_OFFSET_EPFFR(n) (0x2c + (n - 1) * 0x30)
  21. #define FUSB300_OFFSET_EPSTRID(n) (0x40 + (n - 1) * 0x30)
  22. #define FUSB300_OFFSET_HSPTM 0x300
  23. #define FUSB300_OFFSET_HSCR 0x304
  24. #define FUSB300_OFFSET_SSCR0 0x308
  25. #define FUSB300_OFFSET_SSCR1 0x30C
  26. #define FUSB300_OFFSET_TT 0x310
  27. #define FUSB300_OFFSET_DEVNOTF 0x314
  28. #define FUSB300_OFFSET_DNC1 0x318
  29. #define FUSB300_OFFSET_CS 0x31C
  30. #define FUSB300_OFFSET_SOF 0x324
  31. #define FUSB300_OFFSET_EFCS 0x328
  32. #define FUSB300_OFFSET_IGR0 0x400
  33. #define FUSB300_OFFSET_IGR1 0x404
  34. #define FUSB300_OFFSET_IGR2 0x408
  35. #define FUSB300_OFFSET_IGR3 0x40C
  36. #define FUSB300_OFFSET_IGR4 0x410
  37. #define FUSB300_OFFSET_IGR5 0x414
  38. #define FUSB300_OFFSET_IGER0 0x420
  39. #define FUSB300_OFFSET_IGER1 0x424
  40. #define FUSB300_OFFSET_IGER2 0x428
  41. #define FUSB300_OFFSET_IGER3 0x42C
  42. #define FUSB300_OFFSET_IGER4 0x430
  43. #define FUSB300_OFFSET_IGER5 0x434
  44. #define FUSB300_OFFSET_DMAHMER 0x500
  45. #define FUSB300_OFFSET_EPPRDRDY 0x504
  46. #define FUSB300_OFFSET_DMAEPMR 0x508
  47. #define FUSB300_OFFSET_DMAENR 0x50C
  48. #define FUSB300_OFFSET_DMAAPR 0x510
  49. #define FUSB300_OFFSET_AHBCR 0x514
  50. #define FUSB300_OFFSET_EPPRD_W0(n) (0x520 + (n - 1) * 0x10)
  51. #define FUSB300_OFFSET_EPPRD_W1(n) (0x524 + (n - 1) * 0x10)
  52. #define FUSB300_OFFSET_EPPRD_W2(n) (0x528 + (n - 1) * 0x10)
  53. #define FUSB300_OFFSET_EPRD_PTR(n) (0x52C + (n - 1) * 0x10)
  54. #define FUSB300_OFFSET_BUFDBG_START 0x800
  55. #define FUSB300_OFFSET_BUFDBG_END 0xBFC
  56. #define FUSB300_OFFSET_EPPORT(n) (0x1010 + (n - 1) * 0x10)
  57. /*
  58. * * Global Control Register (offset = 000H)
  59. * */
  60. #define FUSB300_GCR_SF_RST (1 << 8)
  61. #define FUSB300_GCR_VBUS_STATUS (1 << 7)
  62. #define FUSB300_GCR_FORCE_HS_SUSP (1 << 6)
  63. #define FUSB300_GCR_SYNC_FIFO1_CLR (1 << 5)
  64. #define FUSB300_GCR_SYNC_FIFO0_CLR (1 << 4)
  65. #define FUSB300_GCR_FIFOCLR (1 << 3)
  66. #define FUSB300_GCR_GLINTEN (1 << 2)
  67. #define FUSB300_GCR_DEVEN_FS 0x3
  68. #define FUSB300_GCR_DEVEN_HS 0x2
  69. #define FUSB300_GCR_DEVEN_SS 0x1
  70. #define FUSB300_GCR_DEVDIS 0x0
  71. #define FUSB300_GCR_DEVEN_MSK 0x3
  72. /*
  73. * *Global Test Mode (offset = 004H)
  74. * */
  75. #define FUSB300_GTM_TST_DIS_SOFGEN (1 << 16)
  76. #define FUSB300_GTM_TST_CUR_EP_ENTRY(n) ((n & 0xF) << 12)
  77. #define FUSB300_GTM_TST_EP_ENTRY(n) ((n & 0xF) << 8)
  78. #define FUSB300_GTM_TST_EP_NUM(n) ((n & 0xF) << 4)
  79. #define FUSB300_GTM_TST_FIFO_DEG (1 << 1)
  80. #define FUSB300_GTM_TSTMODE (1 << 0)
  81. /*
  82. * * Device Address Register (offset = 008H)
  83. * */
  84. #define FUSB300_DAR_SETCONFG (1 << 7)
  85. #define FUSB300_DAR_DRVADDR(x) (x & 0x7F)
  86. #define FUSB300_DAR_DRVADDR_MSK 0x7F
  87. /*
  88. * *Control Transfer Configuration and Status Register
  89. * (CX_Config_Status, offset = 00CH)
  90. * */
  91. #define FUSB300_CSR_LEN(x) ((x & 0xFFFF) << 8)
  92. #define FUSB300_CSR_LEN_MSK (0xFFFF << 8)
  93. #define FUSB300_CSR_EMP (1 << 4)
  94. #define FUSB300_CSR_FUL (1 << 3)
  95. #define FUSB300_CSR_CLR (1 << 2)
  96. #define FUSB300_CSR_STL (1 << 1)
  97. #define FUSB300_CSR_DONE (1 << 0)
  98. /*
  99. * * EPn Setting 0 (EPn_SET0, offset = 020H+(n-1)*30H, n=1~15 )
  100. * */
  101. #define FUSB300_EPSET0_STL_CLR (1 << 3)
  102. #define FUSB300_EPSET0_CLRSEQNUM (1 << 2)
  103. #define FUSB300_EPSET0_STL (1 << 0)
  104. /*
  105. * * EPn Setting 1 (EPn_SET1, offset = 024H+(n-1)*30H, n=1~15)
  106. * */
  107. #define FUSB300_EPSET1_START_ENTRY(x) ((x & 0xFF) << 24)
  108. #define FUSB300_EPSET1_START_ENTRY_MSK (0xFF << 24)
  109. #define FUSB300_EPSET1_FIFOENTRY(x) ((x & 0x1F) << 12)
  110. #define FUSB300_EPSET1_FIFOENTRY_MSK (0x1f << 12)
  111. #define FUSB300_EPSET1_INTERVAL(x) ((x & 0x7) << 6)
  112. #define FUSB300_EPSET1_BWNUM(x) ((x & 0x3) << 4)
  113. #define FUSB300_EPSET1_TYPEISO (1 << 2)
  114. #define FUSB300_EPSET1_TYPEBLK (2 << 2)
  115. #define FUSB300_EPSET1_TYPEINT (3 << 2)
  116. #define FUSB300_EPSET1_TYPE(x) ((x & 0x3) << 2)
  117. #define FUSB300_EPSET1_TYPE_MSK (0x3 << 2)
  118. #define FUSB300_EPSET1_DIROUT (0 << 1)
  119. #define FUSB300_EPSET1_DIRIN (1 << 1)
  120. #define FUSB300_EPSET1_DIR(x) ((x & 0x1) << 1)
  121. #define FUSB300_EPSET1_DIRIN (1 << 1)
  122. #define FUSB300_EPSET1_DIR_MSK ((0x1) << 1)
  123. #define FUSB300_EPSET1_ACTDIS 0
  124. #define FUSB300_EPSET1_ACTEN 1
  125. /*
  126. * *EPn Setting 2 (EPn_SET2, offset = 028H+(n-1)*30H, n=1~15)
  127. * */
  128. #define FUSB300_EPSET2_ADDROFS(x) ((x & 0x7FFF) << 16)
  129. #define FUSB300_EPSET2_ADDROFS_MSK (0x7fff << 16)
  130. #define FUSB300_EPSET2_MPS(x) (x & 0x7FF)
  131. #define FUSB300_EPSET2_MPS_MSK 0x7FF
  132. /*
  133. * * EPn FIFO Register (offset = 2cH+(n-1)*30H)
  134. * */
  135. #define FUSB300_FFR_RST (1 << 31)
  136. #define FUSB300_FF_FUL (1 << 30)
  137. #define FUSB300_FF_EMPTY (1 << 29)
  138. #define FUSB300_FFR_BYCNT 0x1FFFF
  139. /*
  140. * *EPn Stream ID (EPn_STR_ID, offset = 040H+(n-1)*30H, n=1~15)
  141. * */
  142. #define FUSB300_STRID_STREN (1 << 16)
  143. #define FUSB300_STRID_STRID(x) (x & 0xFFFF)
  144. /*
  145. * *HS PHY Test Mode (offset = 300H)
  146. * */
  147. #define FUSB300_HSPTM_TSTPKDONE (1 << 4)
  148. #define FUSB300_HSPTM_TSTPKT (1 << 3)
  149. #define FUSB300_HSPTM_TSTSET0NAK (1 << 2)
  150. #define FUSB300_HSPTM_TSTKSTA (1 << 1)
  151. #define FUSB300_HSPTM_TSTJSTA (1 << 0)
  152. /*
  153. * *HS Control Register (offset = 304H)
  154. * */
  155. #define FUSB300_HSCR_HS_LPM_PERMIT (1 << 8)
  156. #define FUSB300_HSCR_HS_LPM_RMWKUP (1 << 7)
  157. #define FUSB300_HSCR_CAP_LPM_RMWKUP (1 << 6)
  158. #define FUSB300_HSCR_HS_GOSUSP (1 << 5)
  159. #define FUSB300_HSCR_HS_GORMWKU (1 << 4)
  160. #define FUSB300_HSCR_CAP_RMWKUP (1 << 3)
  161. #define FUSB300_HSCR_IDLECNT_0MS 0
  162. #define FUSB300_HSCR_IDLECNT_1MS 1
  163. #define FUSB300_HSCR_IDLECNT_2MS 2
  164. #define FUSB300_HSCR_IDLECNT_3MS 3
  165. #define FUSB300_HSCR_IDLECNT_4MS 4
  166. #define FUSB300_HSCR_IDLECNT_5MS 5
  167. #define FUSB300_HSCR_IDLECNT_6MS 6
  168. #define FUSB300_HSCR_IDLECNT_7MS 7
  169. /*
  170. * * SS Controller Register 0 (offset = 308H)
  171. * */
  172. #define FUSB300_SSCR0_MAX_INTERVAL(x) ((x & 0x7) << 4)
  173. #define FUSB300_SSCR0_U2_FUN_EN (1 << 1)
  174. #define FUSB300_SSCR0_U1_FUN_EN (1 << 0)
  175. /*
  176. * * SS Controller Register 1 (offset = 30CH)
  177. * */
  178. #define FUSB300_SSCR1_GO_U3_DONE (1 << 8)
  179. #define FUSB300_SSCR1_TXDEEMPH_LEVEL (1 << 7)
  180. #define FUSB300_SSCR1_DIS_SCRMB (1 << 6)
  181. #define FUSB300_SSCR1_FORCE_RECOVERY (1 << 5)
  182. #define FUSB300_SSCR1_U3_WAKEUP_EN (1 << 4)
  183. #define FUSB300_SSCR1_U2_EXIT_EN (1 << 3)
  184. #define FUSB300_SSCR1_U1_EXIT_EN (1 << 2)
  185. #define FUSB300_SSCR1_U2_ENTRY_EN (1 << 1)
  186. #define FUSB300_SSCR1_U1_ENTRY_EN (1 << 0)
  187. /*
  188. * *SS Controller Register 2 (offset = 310H)
  189. * */
  190. #define FUSB300_SSCR2_SS_TX_SWING (1 << 25)
  191. #define FUSB300_SSCR2_FORCE_LINKPM_ACCEPT (1 << 24)
  192. #define FUSB300_SSCR2_U2_INACT_TIMEOUT(x) ((x & 0xFF) << 16)
  193. #define FUSB300_SSCR2_U1TIMEOUT(x) ((x & 0xFF) << 8)
  194. #define FUSB300_SSCR2_U2TIMEOUT(x) (x & 0xFF)
  195. /*
  196. * *SS Device Notification Control (DEV_NOTF, offset = 314H)
  197. * */
  198. #define FUSB300_DEVNOTF_CONTEXT0(x) ((x & 0xFFFFFF) << 8)
  199. #define FUSB300_DEVNOTF_TYPE_DIS 0
  200. #define FUSB300_DEVNOTF_TYPE_FUNCWAKE 1
  201. #define FUSB300_DEVNOTF_TYPE_LTM 2
  202. #define FUSB300_DEVNOTF_TYPE_BUSINT_ADJMSG 3
  203. /*
  204. * *BFM Arbiter Priority Register (BFM_ARB offset = 31CH)
  205. * */
  206. #define FUSB300_BFMARB_ARB_M1 (1 << 3)
  207. #define FUSB300_BFMARB_ARB_M0 (1 << 2)
  208. #define FUSB300_BFMARB_ARB_S1 (1 << 1)
  209. #define FUSB300_BFMARB_ARB_S0 1
  210. /*
  211. * *Vendor Specific IO Control Register (offset = 320H)
  212. * */
  213. #define FUSB300_VSIC_VCTLOAD_N (1 << 8)
  214. #define FUSB300_VSIC_VCTL(x) (x & 0x3F)
  215. /*
  216. * *SOF Mask Timer (offset = 324H)
  217. * */
  218. #define FUSB300_SOF_MASK_TIMER_HS 0x044c
  219. #define FUSB300_SOF_MASK_TIMER_FS 0x2710
  220. /*
  221. * *Error Flag and Control Status (offset = 328H)
  222. * */
  223. #define FUSB300_EFCS_PM_STATE_U3 3
  224. #define FUSB300_EFCS_PM_STATE_U2 2
  225. #define FUSB300_EFCS_PM_STATE_U1 1
  226. #define FUSB300_EFCS_PM_STATE_U0 0
  227. /*
  228. * *Interrupt Group 0 Register (offset = 400H)
  229. * */
  230. #define FUSB300_IGR0_EP15_PRD_INT (1 << 31)
  231. #define FUSB300_IGR0_EP14_PRD_INT (1 << 30)
  232. #define FUSB300_IGR0_EP13_PRD_INT (1 << 29)
  233. #define FUSB300_IGR0_EP12_PRD_INT (1 << 28)
  234. #define FUSB300_IGR0_EP11_PRD_INT (1 << 27)
  235. #define FUSB300_IGR0_EP10_PRD_INT (1 << 26)
  236. #define FUSB300_IGR0_EP9_PRD_INT (1 << 25)
  237. #define FUSB300_IGR0_EP8_PRD_INT (1 << 24)
  238. #define FUSB300_IGR0_EP7_PRD_INT (1 << 23)
  239. #define FUSB300_IGR0_EP6_PRD_INT (1 << 22)
  240. #define FUSB300_IGR0_EP5_PRD_INT (1 << 21)
  241. #define FUSB300_IGR0_EP4_PRD_INT (1 << 20)
  242. #define FUSB300_IGR0_EP3_PRD_INT (1 << 19)
  243. #define FUSB300_IGR0_EP2_PRD_INT (1 << 18)
  244. #define FUSB300_IGR0_EP1_PRD_INT (1 << 17)
  245. #define FUSB300_IGR0_EPn_PRD_INT(n) (1 << (n + 16))
  246. #define FUSB300_IGR0_EP15_FIFO_INT (1 << 15)
  247. #define FUSB300_IGR0_EP14_FIFO_INT (1 << 14)
  248. #define FUSB300_IGR0_EP13_FIFO_INT (1 << 13)
  249. #define FUSB300_IGR0_EP12_FIFO_INT (1 << 12)
  250. #define FUSB300_IGR0_EP11_FIFO_INT (1 << 11)
  251. #define FUSB300_IGR0_EP10_FIFO_INT (1 << 10)
  252. #define FUSB300_IGR0_EP9_FIFO_INT (1 << 9)
  253. #define FUSB300_IGR0_EP8_FIFO_INT (1 << 8)
  254. #define FUSB300_IGR0_EP7_FIFO_INT (1 << 7)
  255. #define FUSB300_IGR0_EP6_FIFO_INT (1 << 6)
  256. #define FUSB300_IGR0_EP5_FIFO_INT (1 << 5)
  257. #define FUSB300_IGR0_EP4_FIFO_INT (1 << 4)
  258. #define FUSB300_IGR0_EP3_FIFO_INT (1 << 3)
  259. #define FUSB300_IGR0_EP2_FIFO_INT (1 << 2)
  260. #define FUSB300_IGR0_EP1_FIFO_INT (1 << 1)
  261. #define FUSB300_IGR0_EPn_FIFO_INT(n) (1 << n)
  262. /*
  263. * *Interrupt Group 1 Register (offset = 404H)
  264. * */
  265. #define FUSB300_IGR1_INTGRP5 (1 << 31)
  266. #define FUSB300_IGR1_VBUS_CHG_INT (1 << 30)
  267. #define FUSB300_IGR1_SYNF1_EMPTY_INT (1 << 29)
  268. #define FUSB300_IGR1_SYNF0_EMPTY_INT (1 << 28)
  269. #define FUSB300_IGR1_U3_EXIT_FAIL_INT (1 << 27)
  270. #define FUSB300_IGR1_U2_EXIT_FAIL_INT (1 << 26)
  271. #define FUSB300_IGR1_U1_EXIT_FAIL_INT (1 << 25)
  272. #define FUSB300_IGR1_U2_ENTRY_FAIL_INT (1 << 24)
  273. #define FUSB300_IGR1_U1_ENTRY_FAIL_INT (1 << 23)
  274. #define FUSB300_IGR1_U3_EXIT_INT (1 << 22)
  275. #define FUSB300_IGR1_U2_EXIT_INT (1 << 21)
  276. #define FUSB300_IGR1_U1_EXIT_INT (1 << 20)
  277. #define FUSB300_IGR1_U3_ENTRY_INT (1 << 19)
  278. #define FUSB300_IGR1_U2_ENTRY_INT (1 << 18)
  279. #define FUSB300_IGR1_U1_ENTRY_INT (1 << 17)
  280. #define FUSB300_IGR1_HOT_RST_INT (1 << 16)
  281. #define FUSB300_IGR1_WARM_RST_INT (1 << 15)
  282. #define FUSB300_IGR1_RESM_INT (1 << 14)
  283. #define FUSB300_IGR1_SUSP_INT (1 << 13)
  284. #define FUSB300_IGR1_HS_LPM_INT (1 << 12)
  285. #define FUSB300_IGR1_USBRST_INT (1 << 11)
  286. #define FUSB300_IGR1_DEV_MODE_CHG_INT (1 << 9)
  287. #define FUSB300_IGR1_CX_COMABT_INT (1 << 8)
  288. #define FUSB300_IGR1_CX_COMFAIL_INT (1 << 7)
  289. #define FUSB300_IGR1_CX_CMDEND_INT (1 << 6)
  290. #define FUSB300_IGR1_CX_OUT_INT (1 << 5)
  291. #define FUSB300_IGR1_CX_IN_INT (1 << 4)
  292. #define FUSB300_IGR1_CX_SETUP_INT (1 << 3)
  293. #define FUSB300_IGR1_INTGRP4 (1 << 2)
  294. #define FUSB300_IGR1_INTGRP3 (1 << 1)
  295. #define FUSB300_IGR1_INTGRP2 (1 << 0)
  296. /*
  297. * *Interrupt Group 2 Register (offset = 408H)
  298. * */
  299. #define FUSB300_IGR2_EP6_STR_ACCEPT_INT (1 << 29)
  300. #define FUSB300_IGR2_EP6_STR_RESUME_INT (1 << 28)
  301. #define FUSB300_IGR2_EP6_STR_REQ_INT (1 << 27)
  302. #define FUSB300_IGR2_EP6_STR_NOTRDY_INT (1 << 26)
  303. #define FUSB300_IGR2_EP6_STR_PRIME_INT (1 << 25)
  304. #define FUSB300_IGR2_EP5_STR_ACCEPT_INT (1 << 24)
  305. #define FUSB300_IGR2_EP5_STR_RESUME_INT (1 << 23)
  306. #define FUSB300_IGR2_EP5_STR_REQ_INT (1 << 22)
  307. #define FUSB300_IGR2_EP5_STR_NOTRDY_INT (1 << 21)
  308. #define FUSB300_IGR2_EP5_STR_PRIME_INT (1 << 20)
  309. #define FUSB300_IGR2_EP4_STR_ACCEPT_INT (1 << 19)
  310. #define FUSB300_IGR2_EP4_STR_RESUME_INT (1 << 18)
  311. #define FUSB300_IGR2_EP4_STR_REQ_INT (1 << 17)
  312. #define FUSB300_IGR2_EP4_STR_NOTRDY_INT (1 << 16)
  313. #define FUSB300_IGR2_EP4_STR_PRIME_INT (1 << 15)
  314. #define FUSB300_IGR2_EP3_STR_ACCEPT_INT (1 << 14)
  315. #define FUSB300_IGR2_EP3_STR_RESUME_INT (1 << 13)
  316. #define FUSB300_IGR2_EP3_STR_REQ_INT (1 << 12)
  317. #define FUSB300_IGR2_EP3_STR_NOTRDY_INT (1 << 11)
  318. #define FUSB300_IGR2_EP3_STR_PRIME_INT (1 << 10)
  319. #define FUSB300_IGR2_EP2_STR_ACCEPT_INT (1 << 9)
  320. #define FUSB300_IGR2_EP2_STR_RESUME_INT (1 << 8)
  321. #define FUSB300_IGR2_EP2_STR_REQ_INT (1 << 7)
  322. #define FUSB300_IGR2_EP2_STR_NOTRDY_INT (1 << 6)
  323. #define FUSB300_IGR2_EP2_STR_PRIME_INT (1 << 5)
  324. #define FUSB300_IGR2_EP1_STR_ACCEPT_INT (1 << 4)
  325. #define FUSB300_IGR2_EP1_STR_RESUME_INT (1 << 3)
  326. #define FUSB300_IGR2_EP1_STR_REQ_INT (1 << 2)
  327. #define FUSB300_IGR2_EP1_STR_NOTRDY_INT (1 << 1)
  328. #define FUSB300_IGR2_EP1_STR_PRIME_INT (1 << 0)
  329. #define FUSB300_IGR2_EP_STR_ACCEPT_INT(n) (1 << (5 * n - 1))
  330. #define FUSB300_IGR2_EP_STR_RESUME_INT(n) (1 << (5 * n - 2))
  331. #define FUSB300_IGR2_EP_STR_REQ_INT(n) (1 << (5 * n - 3))
  332. #define FUSB300_IGR2_EP_STR_NOTRDY_INT(n) (1 << (5 * n - 4))
  333. #define FUSB300_IGR2_EP_STR_PRIME_INT(n) (1 << (5 * n - 5))
  334. /*
  335. * *Interrupt Group 3 Register (offset = 40CH)
  336. * */
  337. #define FUSB300_IGR3_EP12_STR_ACCEPT_INT (1 << 29)
  338. #define FUSB300_IGR3_EP12_STR_RESUME_INT (1 << 28)
  339. #define FUSB300_IGR3_EP12_STR_REQ_INT (1 << 27)
  340. #define FUSB300_IGR3_EP12_STR_NOTRDY_INT (1 << 26)
  341. #define FUSB300_IGR3_EP12_STR_PRIME_INT (1 << 25)
  342. #define FUSB300_IGR3_EP11_STR_ACCEPT_INT (1 << 24)
  343. #define FUSB300_IGR3_EP11_STR_RESUME_INT (1 << 23)
  344. #define FUSB300_IGR3_EP11_STR_REQ_INT (1 << 22)
  345. #define FUSB300_IGR3_EP11_STR_NOTRDY_INT (1 << 21)
  346. #define FUSB300_IGR3_EP11_STR_PRIME_INT (1 << 20)
  347. #define FUSB300_IGR3_EP10_STR_ACCEPT_INT (1 << 19)
  348. #define FUSB300_IGR3_EP10_STR_RESUME_INT (1 << 18)
  349. #define FUSB300_IGR3_EP10_STR_REQ_INT (1 << 17)
  350. #define FUSB300_IGR3_EP10_STR_NOTRDY_INT (1 << 16)
  351. #define FUSB300_IGR3_EP10_STR_PRIME_INT (1 << 15)
  352. #define FUSB300_IGR3_EP9_STR_ACCEPT_INT (1 << 14)
  353. #define FUSB300_IGR3_EP9_STR_RESUME_INT (1 << 13)
  354. #define FUSB300_IGR3_EP9_STR_REQ_INT (1 << 12)
  355. #define FUSB300_IGR3_EP9_STR_NOTRDY_INT (1 << 11)
  356. #define FUSB300_IGR3_EP9_STR_PRIME_INT (1 << 10)
  357. #define FUSB300_IGR3_EP8_STR_ACCEPT_INT (1 << 9)
  358. #define FUSB300_IGR3_EP8_STR_RESUME_INT (1 << 8)
  359. #define FUSB300_IGR3_EP8_STR_REQ_INT (1 << 7)
  360. #define FUSB300_IGR3_EP8_STR_NOTRDY_INT (1 << 6)
  361. #define FUSB300_IGR3_EP8_STR_PRIME_INT (1 << 5)
  362. #define FUSB300_IGR3_EP7_STR_ACCEPT_INT (1 << 4)
  363. #define FUSB300_IGR3_EP7_STR_RESUME_INT (1 << 3)
  364. #define FUSB300_IGR3_EP7_STR_REQ_INT (1 << 2)
  365. #define FUSB300_IGR3_EP7_STR_NOTRDY_INT (1 << 1)
  366. #define FUSB300_IGR3_EP7_STR_PRIME_INT (1 << 0)
  367. #define FUSB300_IGR3_EP_STR_ACCEPT_INT(n) (1 << (5 * (n - 6) - 1))
  368. #define FUSB300_IGR3_EP_STR_RESUME_INT(n) (1 << (5 * (n - 6) - 2))
  369. #define FUSB300_IGR3_EP_STR_REQ_INT(n) (1 << (5 * (n - 6) - 3))
  370. #define FUSB300_IGR3_EP_STR_NOTRDY_INT(n) (1 << (5 * (n - 6) - 4))
  371. #define FUSB300_IGR3_EP_STR_PRIME_INT(n) (1 << (5 * (n - 6) - 5))
  372. /*
  373. * *Interrupt Group 4 Register (offset = 410H)
  374. * */
  375. #define FUSB300_IGR4_EP15_RX0_INT (1 << 31)
  376. #define FUSB300_IGR4_EP14_RX0_INT (1 << 30)
  377. #define FUSB300_IGR4_EP13_RX0_INT (1 << 29)
  378. #define FUSB300_IGR4_EP12_RX0_INT (1 << 28)
  379. #define FUSB300_IGR4_EP11_RX0_INT (1 << 27)
  380. #define FUSB300_IGR4_EP10_RX0_INT (1 << 26)
  381. #define FUSB300_IGR4_EP9_RX0_INT (1 << 25)
  382. #define FUSB300_IGR4_EP8_RX0_INT (1 << 24)
  383. #define FUSB300_IGR4_EP7_RX0_INT (1 << 23)
  384. #define FUSB300_IGR4_EP6_RX0_INT (1 << 22)
  385. #define FUSB300_IGR4_EP5_RX0_INT (1 << 21)
  386. #define FUSB300_IGR4_EP4_RX0_INT (1 << 20)
  387. #define FUSB300_IGR4_EP3_RX0_INT (1 << 19)
  388. #define FUSB300_IGR4_EP2_RX0_INT (1 << 18)
  389. #define FUSB300_IGR4_EP1_RX0_INT (1 << 17)
  390. #define FUSB300_IGR4_EP_RX0_INT(x) (1 << (x + 16))
  391. #define FUSB300_IGR4_EP15_STR_ACCEPT_INT (1 << 14)
  392. #define FUSB300_IGR4_EP15_STR_RESUME_INT (1 << 13)
  393. #define FUSB300_IGR4_EP15_STR_REQ_INT (1 << 12)
  394. #define FUSB300_IGR4_EP15_STR_NOTRDY_INT (1 << 11)
  395. #define FUSB300_IGR4_EP15_STR_PRIME_INT (1 << 10)
  396. #define FUSB300_IGR4_EP14_STR_ACCEPT_INT (1 << 9)
  397. #define FUSB300_IGR4_EP14_STR_RESUME_INT (1 << 8)
  398. #define FUSB300_IGR4_EP14_STR_REQ_INT (1 << 7)
  399. #define FUSB300_IGR4_EP14_STR_NOTRDY_INT (1 << 6)
  400. #define FUSB300_IGR4_EP14_STR_PRIME_INT (1 << 5)
  401. #define FUSB300_IGR4_EP13_STR_ACCEPT_INT (1 << 4)
  402. #define FUSB300_IGR4_EP13_STR_RESUME_INT (1 << 3)
  403. #define FUSB300_IGR4_EP13_STR_REQ_INT (1 << 2)
  404. #define FUSB300_IGR4_EP13_STR_NOTRDY_INT (1 << 1)
  405. #define FUSB300_IGR4_EP13_STR_PRIME_INT (1 << 0)
  406. #define FUSB300_IGR4_EP_STR_ACCEPT_INT(n) (1 << (5 * (n - 12) - 1))
  407. #define FUSB300_IGR4_EP_STR_RESUME_INT(n) (1 << (5 * (n - 12) - 2))
  408. #define FUSB300_IGR4_EP_STR_REQ_INT(n) (1 << (5 * (n - 12) - 3))
  409. #define FUSB300_IGR4_EP_STR_NOTRDY_INT(n) (1 << (5 * (n - 12) - 4))
  410. #define FUSB300_IGR4_EP_STR_PRIME_INT(n) (1 << (5 * (n - 12) - 5))
  411. /*
  412. * *Interrupt Group 5 Register (offset = 414H)
  413. * */
  414. #define FUSB300_IGR5_EP_STL_INT(n) (1 << n)
  415. /*
  416. * *Interrupt Enable Group 0 Register (offset = 420H)
  417. * */
  418. #define FUSB300_IGER0_EEP15_PRD_INT (1 << 31)
  419. #define FUSB300_IGER0_EEP14_PRD_INT (1 << 30)
  420. #define FUSB300_IGER0_EEP13_PRD_INT (1 << 29)
  421. #define FUSB300_IGER0_EEP12_PRD_INT (1 << 28)
  422. #define FUSB300_IGER0_EEP11_PRD_INT (1 << 27)
  423. #define FUSB300_IGER0_EEP10_PRD_INT (1 << 26)
  424. #define FUSB300_IGER0_EEP9_PRD_INT (1 << 25)
  425. #define FUSB300_IGER0_EP8_PRD_INT (1 << 24)
  426. #define FUSB300_IGER0_EEP7_PRD_INT (1 << 23)
  427. #define FUSB300_IGER0_EEP6_PRD_INT (1 << 22)
  428. #define FUSB300_IGER0_EEP5_PRD_INT (1 << 21)
  429. #define FUSB300_IGER0_EEP4_PRD_INT (1 << 20)
  430. #define FUSB300_IGER0_EEP3_PRD_INT (1 << 19)
  431. #define FUSB300_IGER0_EEP2_PRD_INT (1 << 18)
  432. #define FUSB300_IGER0_EEP1_PRD_INT (1 << 17)
  433. #define FUSB300_IGER0_EEPn_PRD_INT(n) (1 << (n + 16))
  434. #define FUSB300_IGER0_EEP15_FIFO_INT (1 << 15)
  435. #define FUSB300_IGER0_EEP14_FIFO_INT (1 << 14)
  436. #define FUSB300_IGER0_EEP13_FIFO_INT (1 << 13)
  437. #define FUSB300_IGER0_EEP12_FIFO_INT (1 << 12)
  438. #define FUSB300_IGER0_EEP11_FIFO_INT (1 << 11)
  439. #define FUSB300_IGER0_EEP10_FIFO_INT (1 << 10)
  440. #define FUSB300_IGER0_EEP9_FIFO_INT (1 << 9)
  441. #define FUSB300_IGER0_EEP8_FIFO_INT (1 << 8)
  442. #define FUSB300_IGER0_EEP7_FIFO_INT (1 << 7)
  443. #define FUSB300_IGER0_EEP6_FIFO_INT (1 << 6)
  444. #define FUSB300_IGER0_EEP5_FIFO_INT (1 << 5)
  445. #define FUSB300_IGER0_EEP4_FIFO_INT (1 << 4)
  446. #define FUSB300_IGER0_EEP3_FIFO_INT (1 << 3)
  447. #define FUSB300_IGER0_EEP2_FIFO_INT (1 << 2)
  448. #define FUSB300_IGER0_EEP1_FIFO_INT (1 << 1)
  449. #define FUSB300_IGER0_EEPn_FIFO_INT(n) (1 << n)
  450. /*
  451. * *Interrupt Enable Group 1 Register (offset = 424H)
  452. * */
  453. #define FUSB300_IGER1_EINT_GRP5 (1 << 31)
  454. #define FUSB300_IGER1_VBUS_CHG_INT (1 << 30)
  455. #define FUSB300_IGER1_SYNF1_EMPTY_INT (1 << 29)
  456. #define FUSB300_IGER1_SYNF0_EMPTY_INT (1 << 28)
  457. #define FUSB300_IGER1_U3_EXIT_FAIL_INT (1 << 27)
  458. #define FUSB300_IGER1_U2_EXIT_FAIL_INT (1 << 26)
  459. #define FUSB300_IGER1_U1_EXIT_FAIL_INT (1 << 25)
  460. #define FUSB300_IGER1_U2_ENTRY_FAIL_INT (1 << 24)
  461. #define FUSB300_IGER1_U1_ENTRY_FAIL_INT (1 << 23)
  462. #define FUSB300_IGER1_U3_EXIT_INT (1 << 22)
  463. #define FUSB300_IGER1_U2_EXIT_INT (1 << 21)
  464. #define FUSB300_IGER1_U1_EXIT_INT (1 << 20)
  465. #define FUSB300_IGER1_U3_ENTRY_INT (1 << 19)
  466. #define FUSB300_IGER1_U2_ENTRY_INT (1 << 18)
  467. #define FUSB300_IGER1_U1_ENTRY_INT (1 << 17)
  468. #define FUSB300_IGER1_HOT_RST_INT (1 << 16)
  469. #define FUSB300_IGER1_WARM_RST_INT (1 << 15)
  470. #define FUSB300_IGER1_RESM_INT (1 << 14)
  471. #define FUSB300_IGER1_SUSP_INT (1 << 13)
  472. #define FUSB300_IGER1_LPM_INT (1 << 12)
  473. #define FUSB300_IGER1_HS_RST_INT (1 << 11)
  474. #define FUSB300_IGER1_EDEV_MODE_CHG_INT (1 << 9)
  475. #define FUSB300_IGER1_CX_COMABT_INT (1 << 8)
  476. #define FUSB300_IGER1_CX_COMFAIL_INT (1 << 7)
  477. #define FUSB300_IGER1_CX_CMDEND_INT (1 << 6)
  478. #define FUSB300_IGER1_CX_OUT_INT (1 << 5)
  479. #define FUSB300_IGER1_CX_IN_INT (1 << 4)
  480. #define FUSB300_IGER1_CX_SETUP_INT (1 << 3)
  481. #define FUSB300_IGER1_INTGRP4 (1 << 2)
  482. #define FUSB300_IGER1_INTGRP3 (1 << 1)
  483. #define FUSB300_IGER1_INTGRP2 (1 << 0)
  484. /*
  485. * *Interrupt Enable Group 2 Register (offset = 428H)
  486. * */
  487. #define FUSB300_IGER2_EEP_STR_ACCEPT_INT(n) (1 << (5 * n - 1))
  488. #define FUSB300_IGER2_EEP_STR_RESUME_INT(n) (1 << (5 * n - 2))
  489. #define FUSB300_IGER2_EEP_STR_REQ_INT(n) (1 << (5 * n - 3))
  490. #define FUSB300_IGER2_EEP_STR_NOTRDY_INT(n) (1 << (5 * n - 4))
  491. #define FUSB300_IGER2_EEP_STR_PRIME_INT(n) (1 << (5 * n - 5))
  492. /*
  493. * *Interrupt Enable Group 3 Register (offset = 42CH)
  494. * */
  495. #define FUSB300_IGER3_EEP_STR_ACCEPT_INT(n) (1 << (5 * (n - 6) - 1))
  496. #define FUSB300_IGER3_EEP_STR_RESUME_INT(n) (1 << (5 * (n - 6) - 2))
  497. #define FUSB300_IGER3_EEP_STR_REQ_INT(n) (1 << (5 * (n - 6) - 3))
  498. #define FUSB300_IGER3_EEP_STR_NOTRDY_INT(n) (1 << (5 * (n - 6) - 4))
  499. #define FUSB300_IGER3_EEP_STR_PRIME_INT(n) (1 << (5 * (n - 6) - 5))
  500. /*
  501. * *Interrupt Enable Group 4 Register (offset = 430H)
  502. * */
  503. #define FUSB300_IGER4_EEP_RX0_INT(n) (1 << (n + 16))
  504. #define FUSB300_IGER4_EEP_STR_ACCEPT_INT(n) (1 << (5 * (n - 6) - 1))
  505. #define FUSB300_IGER4_EEP_STR_RESUME_INT(n) (1 << (5 * (n - 6) - 2))
  506. #define FUSB300_IGER4_EEP_STR_REQ_INT(n) (1 << (5 * (n - 6) - 3))
  507. #define FUSB300_IGER4_EEP_STR_NOTRDY_INT(n) (1 << (5 * (n - 6) - 4))
  508. #define FUSB300_IGER4_EEP_STR_PRIME_INT(n) (1 << (5 * (n - 6) - 5))
  509. /* EP PRD Ready (EP_PRD_RDY, offset = 504H) */
  510. #define FUSB300_EPPRDR_EP15_PRD_RDY (1 << 15)
  511. #define FUSB300_EPPRDR_EP14_PRD_RDY (1 << 14)
  512. #define FUSB300_EPPRDR_EP13_PRD_RDY (1 << 13)
  513. #define FUSB300_EPPRDR_EP12_PRD_RDY (1 << 12)
  514. #define FUSB300_EPPRDR_EP11_PRD_RDY (1 << 11)
  515. #define FUSB300_EPPRDR_EP10_PRD_RDY (1 << 10)
  516. #define FUSB300_EPPRDR_EP9_PRD_RDY (1 << 9)
  517. #define FUSB300_EPPRDR_EP8_PRD_RDY (1 << 8)
  518. #define FUSB300_EPPRDR_EP7_PRD_RDY (1 << 7)
  519. #define FUSB300_EPPRDR_EP6_PRD_RDY (1 << 6)
  520. #define FUSB300_EPPRDR_EP5_PRD_RDY (1 << 5)
  521. #define FUSB300_EPPRDR_EP4_PRD_RDY (1 << 4)
  522. #define FUSB300_EPPRDR_EP3_PRD_RDY (1 << 3)
  523. #define FUSB300_EPPRDR_EP2_PRD_RDY (1 << 2)
  524. #define FUSB300_EPPRDR_EP1_PRD_RDY (1 << 1)
  525. #define FUSB300_EPPRDR_EP_PRD_RDY(n) (1 << n)
  526. /* AHB Bus Control Register (offset = 514H) */
  527. #define FUSB300_AHBBCR_S1_SPLIT_ON (1 << 17)
  528. #define FUSB300_AHBBCR_S0_SPLIT_ON (1 << 16)
  529. #define FUSB300_AHBBCR_S1_1entry (0 << 12)
  530. #define FUSB300_AHBBCR_S1_4entry (3 << 12)
  531. #define FUSB300_AHBBCR_S1_8entry (5 << 12)
  532. #define FUSB300_AHBBCR_S1_16entry (7 << 12)
  533. #define FUSB300_AHBBCR_S0_1entry (0 << 8)
  534. #define FUSB300_AHBBCR_S0_4entry (3 << 8)
  535. #define FUSB300_AHBBCR_S0_8entry (5 << 8)
  536. #define FUSB300_AHBBCR_S0_16entry (7 << 8)
  537. #define FUSB300_AHBBCR_M1_BURST_SINGLE (0 << 4)
  538. #define FUSB300_AHBBCR_M1_BURST_INCR (1 << 4)
  539. #define FUSB300_AHBBCR_M1_BURST_INCR4 (3 << 4)
  540. #define FUSB300_AHBBCR_M1_BURST_INCR8 (5 << 4)
  541. #define FUSB300_AHBBCR_M1_BURST_INCR16 (7 << 4)
  542. #define FUSB300_AHBBCR_M0_BURST_SINGLE 0
  543. #define FUSB300_AHBBCR_M0_BURST_INCR 1
  544. #define FUSB300_AHBBCR_M0_BURST_INCR4 3
  545. #define FUSB300_AHBBCR_M0_BURST_INCR8 5
  546. #define FUSB300_AHBBCR_M0_BURST_INCR16 7
  547. #define FUSB300_IGER5_EEP_STL_INT(n) (1 << n)
  548. /* WORD 0 Data Structure of PRD Table */
  549. #define FUSB300_EPPRD0_M (1 << 30)
  550. #define FUSB300_EPPRD0_O (1 << 29)
  551. /* The finished prd */
  552. #define FUSB300_EPPRD0_F (1 << 28)
  553. #define FUSB300_EPPRD0_I (1 << 27)
  554. #define FUSB300_EPPRD0_A (1 << 26)
  555. /* To decide HW point to first prd at next time */
  556. #define FUSB300_EPPRD0_L (1 << 25)
  557. #define FUSB300_EPPRD0_H (1 << 24)
  558. #define FUSB300_EPPRD0_BTC(n) (n & 0xFFFFFF)
  559. /*----------------------------------------------------------------------*/
  560. #define FUSB300_MAX_NUM_EP 16
  561. #define FUSB300_FIFO_ENTRY_NUM 8
  562. #define FUSB300_MAX_FIFO_ENTRY 8
  563. #define SS_CTL_MAX_PACKET_SIZE 0x200
  564. #define SS_BULK_MAX_PACKET_SIZE 0x400
  565. #define SS_INT_MAX_PACKET_SIZE 0x400
  566. #define SS_ISO_MAX_PACKET_SIZE 0x400
  567. #define HS_BULK_MAX_PACKET_SIZE 0x200
  568. #define HS_CTL_MAX_PACKET_SIZE 0x40
  569. #define HS_INT_MAX_PACKET_SIZE 0x400
  570. #define HS_ISO_MAX_PACKET_SIZE 0x400
  571. struct fusb300_ep_info {
  572. u8 epnum;
  573. u8 type;
  574. u8 interval;
  575. u8 dir_in;
  576. u16 maxpacket;
  577. u16 addrofs;
  578. u16 bw_num;
  579. };
  580. struct fusb300_request {
  581. struct usb_request req;
  582. struct list_head queue;
  583. };
  584. struct fusb300_ep {
  585. struct usb_ep ep;
  586. struct fusb300 *fusb300;
  587. struct list_head queue;
  588. unsigned stall:1;
  589. unsigned wedged:1;
  590. unsigned use_dma:1;
  591. unsigned char epnum;
  592. unsigned char type;
  593. };
  594. struct fusb300 {
  595. spinlock_t lock;
  596. void __iomem *reg;
  597. unsigned long irq_trigger;
  598. struct usb_gadget gadget;
  599. struct usb_gadget_driver *driver;
  600. struct fusb300_ep *ep[FUSB300_MAX_NUM_EP];
  601. struct usb_request *ep0_req; /* for internal request */
  602. __le16 ep0_data;
  603. u32 ep0_length; /* for internal request */
  604. u8 ep0_dir; /* 0/0x80 out/in */
  605. u8 fifo_entry_num; /* next start fifo entry */
  606. u32 addrofs; /* next fifo address offset */
  607. u8 reenum; /* if re-enumeration */
  608. };
  609. #define to_fusb300(g) (container_of((g), struct fusb300, gadget))
  610. #endif