fsl_mxc_udc.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2009
  4. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  5. *
  6. * Description:
  7. * Helper routines for i.MX3x SoCs from Freescale, needed by the fsl_usb2_udc.c
  8. * driver to function correctly on these systems.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/err.h>
  13. #include <linux/fsl_devices.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include "fsl_usb2_udc.h"
  18. static struct clk *mxc_ahb_clk;
  19. static struct clk *mxc_per_clk;
  20. static struct clk *mxc_ipg_clk;
  21. /* workaround ENGcm09152 for i.MX35 */
  22. #define MX35_USBPHYCTRL_OFFSET 0x600
  23. #define USBPHYCTRL_OTGBASE_OFFSET 0x8
  24. #define USBPHYCTRL_EVDO (1 << 23)
  25. int fsl_udc_clk_init(struct platform_device *pdev)
  26. {
  27. struct fsl_usb2_platform_data *pdata;
  28. unsigned long freq;
  29. int ret;
  30. pdata = dev_get_platdata(&pdev->dev);
  31. mxc_ipg_clk = devm_clk_get(&pdev->dev, "ipg");
  32. if (IS_ERR(mxc_ipg_clk)) {
  33. dev_err(&pdev->dev, "clk_get(\"ipg\") failed\n");
  34. return PTR_ERR(mxc_ipg_clk);
  35. }
  36. mxc_ahb_clk = devm_clk_get(&pdev->dev, "ahb");
  37. if (IS_ERR(mxc_ahb_clk)) {
  38. dev_err(&pdev->dev, "clk_get(\"ahb\") failed\n");
  39. return PTR_ERR(mxc_ahb_clk);
  40. }
  41. mxc_per_clk = devm_clk_get(&pdev->dev, "per");
  42. if (IS_ERR(mxc_per_clk)) {
  43. dev_err(&pdev->dev, "clk_get(\"per\") failed\n");
  44. return PTR_ERR(mxc_per_clk);
  45. }
  46. clk_prepare_enable(mxc_ipg_clk);
  47. clk_prepare_enable(mxc_ahb_clk);
  48. clk_prepare_enable(mxc_per_clk);
  49. /* make sure USB_CLK is running at 60 MHz +/- 1000 Hz */
  50. if (!strcmp(pdev->id_entry->name, "imx-udc-mx27")) {
  51. freq = clk_get_rate(mxc_per_clk);
  52. if (pdata->phy_mode != FSL_USB2_PHY_ULPI &&
  53. (freq < 59999000 || freq > 60001000)) {
  54. dev_err(&pdev->dev, "USB_CLK=%lu, should be 60MHz\n", freq);
  55. ret = -EINVAL;
  56. goto eclkrate;
  57. }
  58. }
  59. return 0;
  60. eclkrate:
  61. clk_disable_unprepare(mxc_ipg_clk);
  62. clk_disable_unprepare(mxc_ahb_clk);
  63. clk_disable_unprepare(mxc_per_clk);
  64. mxc_per_clk = NULL;
  65. return ret;
  66. }
  67. int fsl_udc_clk_finalize(struct platform_device *pdev)
  68. {
  69. struct fsl_usb2_platform_data *pdata = dev_get_platdata(&pdev->dev);
  70. int ret = 0;
  71. /* workaround ENGcm09152 for i.MX35 */
  72. if (pdata->workaround & FLS_USB2_WORKAROUND_ENGCM09152) {
  73. unsigned int v;
  74. struct resource *res = platform_get_resource
  75. (pdev, IORESOURCE_MEM, 0);
  76. void __iomem *phy_regs = ioremap(res->start +
  77. MX35_USBPHYCTRL_OFFSET, 512);
  78. if (!phy_regs) {
  79. dev_err(&pdev->dev, "ioremap for phy address fails\n");
  80. ret = -EINVAL;
  81. goto ioremap_err;
  82. }
  83. v = readl(phy_regs + USBPHYCTRL_OTGBASE_OFFSET);
  84. writel(v | USBPHYCTRL_EVDO,
  85. phy_regs + USBPHYCTRL_OTGBASE_OFFSET);
  86. iounmap(phy_regs);
  87. }
  88. ioremap_err:
  89. /* ULPI transceivers don't need usbpll */
  90. if (pdata->phy_mode == FSL_USB2_PHY_ULPI) {
  91. clk_disable_unprepare(mxc_per_clk);
  92. mxc_per_clk = NULL;
  93. }
  94. return ret;
  95. }
  96. void fsl_udc_clk_release(void)
  97. {
  98. if (mxc_per_clk)
  99. clk_disable_unprepare(mxc_per_clk);
  100. clk_disable_unprepare(mxc_ahb_clk);
  101. clk_disable_unprepare(mxc_ipg_clk);
  102. }