fotg210.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Faraday FOTG210 USB OTG controller
  4. *
  5. * Copyright (C) 2013 Faraday Technology Corporation
  6. * Author: Yuan-Hsin Chen <yhchen@faraday-tech.com>
  7. */
  8. #include <linux/kernel.h>
  9. #define FOTG210_MAX_NUM_EP 5 /* ep0...ep4 */
  10. #define FOTG210_MAX_FIFO_NUM 4 /* fifo0...fifo4 */
  11. /* Global Mask of HC/OTG/DEV interrupt Register(0xC4) */
  12. #define FOTG210_GMIR 0xC4
  13. #define GMIR_INT_POLARITY 0x8 /*Active High*/
  14. #define GMIR_MHC_INT 0x4
  15. #define GMIR_MOTG_INT 0x2
  16. #define GMIR_MDEV_INT 0x1
  17. /* Device Main Control Register(0x100) */
  18. #define FOTG210_DMCR 0x100
  19. #define DMCR_HS_EN (1 << 6)
  20. #define DMCR_CHIP_EN (1 << 5)
  21. #define DMCR_SFRST (1 << 4)
  22. #define DMCR_GOSUSP (1 << 3)
  23. #define DMCR_GLINT_EN (1 << 2)
  24. #define DMCR_HALF_SPEED (1 << 1)
  25. #define DMCR_CAP_RMWAKUP (1 << 0)
  26. /* Device Address Register(0x104) */
  27. #define FOTG210_DAR 0x104
  28. #define DAR_AFT_CONF (1 << 7)
  29. /* Device Test Register(0x108) */
  30. #define FOTG210_DTR 0x108
  31. #define DTR_TST_CLRFF (1 << 0)
  32. /* PHY Test Mode Selector register(0x114) */
  33. #define FOTG210_PHYTMSR 0x114
  34. #define PHYTMSR_TST_PKT (1 << 4)
  35. #define PHYTMSR_TST_SE0NAK (1 << 3)
  36. #define PHYTMSR_TST_KSTA (1 << 2)
  37. #define PHYTMSR_TST_JSTA (1 << 1)
  38. #define PHYTMSR_UNPLUG (1 << 0)
  39. /* Cx configuration and FIFO Empty Status register(0x120) */
  40. #define FOTG210_DCFESR 0x120
  41. #define DCFESR_FIFO_EMPTY(fifo) (1 << 8 << (fifo))
  42. #define DCFESR_CX_EMP (1 << 5)
  43. #define DCFESR_CX_CLR (1 << 3)
  44. #define DCFESR_CX_STL (1 << 2)
  45. #define DCFESR_TST_PKDONE (1 << 1)
  46. #define DCFESR_CX_DONE (1 << 0)
  47. /* Device IDLE Counter Register(0x124) */
  48. #define FOTG210_DICR 0x124
  49. /* Device Mask of Interrupt Group Register (0x130) */
  50. #define FOTG210_DMIGR 0x130
  51. #define DMIGR_MINT_G0 (1 << 0)
  52. /* Device Mask of Interrupt Source Group 0(0x134) */
  53. #define FOTG210_DMISGR0 0x134
  54. #define DMISGR0_MCX_COMEND (1 << 3)
  55. #define DMISGR0_MCX_OUT_INT (1 << 2)
  56. #define DMISGR0_MCX_IN_INT (1 << 1)
  57. #define DMISGR0_MCX_SETUP_INT (1 << 0)
  58. /* Device Mask of Interrupt Source Group 1 Register(0x138)*/
  59. #define FOTG210_DMISGR1 0x138
  60. #define DMISGR1_MF3_IN_INT (1 << 19)
  61. #define DMISGR1_MF2_IN_INT (1 << 18)
  62. #define DMISGR1_MF1_IN_INT (1 << 17)
  63. #define DMISGR1_MF0_IN_INT (1 << 16)
  64. #define DMISGR1_MF_IN_INT(fifo) (1 << (16 + (fifo)))
  65. #define DMISGR1_MF3_SPK_INT (1 << 7)
  66. #define DMISGR1_MF3_OUT_INT (1 << 6)
  67. #define DMISGR1_MF2_SPK_INT (1 << 5)
  68. #define DMISGR1_MF2_OUT_INT (1 << 4)
  69. #define DMISGR1_MF1_SPK_INT (1 << 3)
  70. #define DMISGR1_MF1_OUT_INT (1 << 2)
  71. #define DMISGR1_MF0_SPK_INT (1 << 1)
  72. #define DMISGR1_MF0_OUT_INT (1 << 0)
  73. #define DMISGR1_MF_OUTSPK_INT(fifo) (0x3 << (fifo) * 2)
  74. /* Device Mask of Interrupt Source Group 2 Register (0x13C) */
  75. #define FOTG210_DMISGR2 0x13C
  76. #define DMISGR2_MDMA_ERROR (1 << 8)
  77. #define DMISGR2_MDMA_CMPLT (1 << 7)
  78. /* Device Interrupt group Register (0x140) */
  79. #define FOTG210_DIGR 0x140
  80. #define DIGR_INT_G2 (1 << 2)
  81. #define DIGR_INT_G1 (1 << 1)
  82. #define DIGR_INT_G0 (1 << 0)
  83. /* Device Interrupt Source Group 0 Register (0x144) */
  84. #define FOTG210_DISGR0 0x144
  85. #define DISGR0_CX_COMABT_INT (1 << 5)
  86. #define DISGR0_CX_COMFAIL_INT (1 << 4)
  87. #define DISGR0_CX_COMEND_INT (1 << 3)
  88. #define DISGR0_CX_OUT_INT (1 << 2)
  89. #define DISGR0_CX_IN_INT (1 << 1)
  90. #define DISGR0_CX_SETUP_INT (1 << 0)
  91. /* Device Interrupt Source Group 1 Register (0x148) */
  92. #define FOTG210_DISGR1 0x148
  93. #define DISGR1_OUT_INT(fifo) (1 << ((fifo) * 2))
  94. #define DISGR1_SPK_INT(fifo) (1 << 1 << ((fifo) * 2))
  95. #define DISGR1_IN_INT(fifo) (1 << 16 << (fifo))
  96. /* Device Interrupt Source Group 2 Register (0x14C) */
  97. #define FOTG210_DISGR2 0x14C
  98. #define DISGR2_DMA_ERROR (1 << 8)
  99. #define DISGR2_DMA_CMPLT (1 << 7)
  100. #define DISGR2_RX0BYTE_INT (1 << 6)
  101. #define DISGR2_TX0BYTE_INT (1 << 5)
  102. #define DISGR2_ISO_SEQ_ABORT_INT (1 << 4)
  103. #define DISGR2_ISO_SEQ_ERR_INT (1 << 3)
  104. #define DISGR2_RESM_INT (1 << 2)
  105. #define DISGR2_SUSP_INT (1 << 1)
  106. #define DISGR2_USBRST_INT (1 << 0)
  107. /* Device Receive Zero-Length Data Packet Register (0x150)*/
  108. #define FOTG210_RX0BYTE 0x150
  109. #define RX0BYTE_EP8 (1 << 7)
  110. #define RX0BYTE_EP7 (1 << 6)
  111. #define RX0BYTE_EP6 (1 << 5)
  112. #define RX0BYTE_EP5 (1 << 4)
  113. #define RX0BYTE_EP4 (1 << 3)
  114. #define RX0BYTE_EP3 (1 << 2)
  115. #define RX0BYTE_EP2 (1 << 1)
  116. #define RX0BYTE_EP1 (1 << 0)
  117. /* Device Transfer Zero-Length Data Packet Register (0x154)*/
  118. #define FOTG210_TX0BYTE 0x154
  119. #define TX0BYTE_EP8 (1 << 7)
  120. #define TX0BYTE_EP7 (1 << 6)
  121. #define TX0BYTE_EP6 (1 << 5)
  122. #define TX0BYTE_EP5 (1 << 4)
  123. #define TX0BYTE_EP4 (1 << 3)
  124. #define TX0BYTE_EP3 (1 << 2)
  125. #define TX0BYTE_EP2 (1 << 1)
  126. #define TX0BYTE_EP1 (1 << 0)
  127. /* Device IN Endpoint x MaxPacketSize Register(0x160+4*(x-1)) */
  128. #define FOTG210_INEPMPSR(ep) (0x160 + 4 * ((ep) - 1))
  129. #define INOUTEPMPSR_MPS(mps) ((mps) & 0x2FF)
  130. #define INOUTEPMPSR_STL_EP (1 << 11)
  131. #define INOUTEPMPSR_RESET_TSEQ (1 << 12)
  132. /* Device OUT Endpoint x MaxPacketSize Register(0x180+4*(x-1)) */
  133. #define FOTG210_OUTEPMPSR(ep) (0x180 + 4 * ((ep) - 1))
  134. /* Device Endpoint 1~4 Map Register (0x1A0) */
  135. #define FOTG210_EPMAP 0x1A0
  136. #define EPMAP_FIFONO(ep, dir) \
  137. ((((ep) - 1) << ((ep) - 1) * 8) << ((dir) ? 0 : 4))
  138. #define EPMAP_FIFONOMSK(ep, dir) \
  139. ((3 << ((ep) - 1) * 8) << ((dir) ? 0 : 4))
  140. /* Device FIFO Map Register (0x1A8) */
  141. #define FOTG210_FIFOMAP 0x1A8
  142. #define FIFOMAP_DIROUT(fifo) (0x0 << 4 << (fifo) * 8)
  143. #define FIFOMAP_DIRIN(fifo) (0x1 << 4 << (fifo) * 8)
  144. #define FIFOMAP_BIDIR(fifo) (0x2 << 4 << (fifo) * 8)
  145. #define FIFOMAP_NA(fifo) (0x3 << 4 << (fifo) * 8)
  146. #define FIFOMAP_EPNO(ep) ((ep) << ((ep) - 1) * 8)
  147. #define FIFOMAP_EPNOMSK(ep) (0xF << ((ep) - 1) * 8)
  148. /* Device FIFO Confuguration Register (0x1AC) */
  149. #define FOTG210_FIFOCF 0x1AC
  150. #define FIFOCF_TYPE(type, fifo) ((type) << (fifo) * 8)
  151. #define FIFOCF_BLK_SIN(fifo) (0x0 << (fifo) * 8 << 2)
  152. #define FIFOCF_BLK_DUB(fifo) (0x1 << (fifo) * 8 << 2)
  153. #define FIFOCF_BLK_TRI(fifo) (0x2 << (fifo) * 8 << 2)
  154. #define FIFOCF_BLKSZ_512(fifo) (0x0 << (fifo) * 8 << 4)
  155. #define FIFOCF_BLKSZ_1024(fifo) (0x1 << (fifo) * 8 << 4)
  156. #define FIFOCF_FIFO_EN(fifo) (0x1 << (fifo) * 8 << 5)
  157. /* Device FIFO n Instruction and Byte Count Register (0x1B0+4*n) */
  158. #define FOTG210_FIBCR(fifo) (0x1B0 + (fifo) * 4)
  159. #define FIBCR_BCFX 0x7FF
  160. #define FIBCR_FFRST (1 << 12)
  161. /* Device DMA Target FIFO Number Register (0x1C0) */
  162. #define FOTG210_DMATFNR 0x1C0
  163. #define DMATFNR_ACC_CXF (1 << 4)
  164. #define DMATFNR_ACC_F3 (1 << 3)
  165. #define DMATFNR_ACC_F2 (1 << 2)
  166. #define DMATFNR_ACC_F1 (1 << 1)
  167. #define DMATFNR_ACC_F0 (1 << 0)
  168. #define DMATFNR_ACC_FN(fifo) (1 << (fifo))
  169. #define DMATFNR_DISDMA 0
  170. /* Device DMA Controller Parameter setting 1 Register (0x1C8) */
  171. #define FOTG210_DMACPSR1 0x1C8
  172. #define DMACPSR1_DMA_LEN(len) (((len) & 0xFFFF) << 8)
  173. #define DMACPSR1_DMA_ABORT (1 << 3)
  174. #define DMACPSR1_DMA_TYPE(dir_in) (((dir_in) ? 1 : 0) << 1)
  175. #define DMACPSR1_DMA_START (1 << 0)
  176. /* Device DMA Controller Parameter setting 2 Register (0x1CC) */
  177. #define FOTG210_DMACPSR2 0x1CC
  178. /* Device DMA Controller Parameter setting 3 Register (0x1CC) */
  179. #define FOTG210_CXPORT 0x1D0
  180. struct fotg210_request {
  181. struct usb_request req;
  182. struct list_head queue;
  183. };
  184. struct fotg210_ep {
  185. struct usb_ep ep;
  186. struct fotg210_udc *fotg210;
  187. struct list_head queue;
  188. unsigned stall:1;
  189. unsigned wedged:1;
  190. unsigned use_dma:1;
  191. unsigned char epnum;
  192. unsigned char type;
  193. unsigned char dir_in;
  194. unsigned int maxp;
  195. const struct usb_endpoint_descriptor *desc;
  196. };
  197. struct fotg210_udc {
  198. spinlock_t lock; /* protect the struct */
  199. void __iomem *reg;
  200. unsigned long irq_trigger;
  201. struct usb_gadget gadget;
  202. struct usb_gadget_driver *driver;
  203. struct fotg210_ep *ep[FOTG210_MAX_NUM_EP];
  204. struct usb_request *ep0_req; /* for internal request */
  205. __le16 ep0_data;
  206. u8 ep0_dir; /* 0/0x80 out/in */
  207. u8 reenum; /* if re-enumeration */
  208. };
  209. #define gadget_to_fotg210(g) container_of((g), struct fotg210_udc, gadget)