drd.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * drd.c - DesignWare USB3 DRD Controller Dual-role support
  4. *
  5. * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com
  6. *
  7. * Authors: Roger Quadros <rogerq@ti.com>
  8. */
  9. #include <linux/extcon.h>
  10. #include <linux/of_graph.h>
  11. #include <linux/platform_device.h>
  12. #include "debug.h"
  13. #include "core.h"
  14. #include "gadget.h"
  15. static void dwc3_otg_disable_events(struct dwc3 *dwc, u32 disable_mask)
  16. {
  17. u32 reg = dwc3_readl(dwc->regs, DWC3_OEVTEN);
  18. reg &= ~(disable_mask);
  19. dwc3_writel(dwc->regs, DWC3_OEVTEN, reg);
  20. }
  21. static void dwc3_otg_enable_events(struct dwc3 *dwc, u32 enable_mask)
  22. {
  23. u32 reg = dwc3_readl(dwc->regs, DWC3_OEVTEN);
  24. reg |= (enable_mask);
  25. dwc3_writel(dwc->regs, DWC3_OEVTEN, reg);
  26. }
  27. static void dwc3_otg_clear_events(struct dwc3 *dwc)
  28. {
  29. u32 reg = dwc3_readl(dwc->regs, DWC3_OEVT);
  30. dwc3_writel(dwc->regs, DWC3_OEVTEN, reg);
  31. }
  32. #define DWC3_OTG_ALL_EVENTS (DWC3_OEVTEN_XHCIRUNSTPSETEN | \
  33. DWC3_OEVTEN_DEVRUNSTPSETEN | DWC3_OEVTEN_HIBENTRYEN | \
  34. DWC3_OEVTEN_CONIDSTSCHNGEN | DWC3_OEVTEN_HRRCONFNOTIFEN | \
  35. DWC3_OEVTEN_HRRINITNOTIFEN | DWC3_OEVTEN_ADEVIDLEEN | \
  36. DWC3_OEVTEN_ADEVBHOSTENDEN | DWC3_OEVTEN_ADEVHOSTEN | \
  37. DWC3_OEVTEN_ADEVHNPCHNGEN | DWC3_OEVTEN_ADEVSRPDETEN | \
  38. DWC3_OEVTEN_ADEVSESSENDDETEN | DWC3_OEVTEN_BDEVBHOSTENDEN | \
  39. DWC3_OEVTEN_BDEVHNPCHNGEN | DWC3_OEVTEN_BDEVSESSVLDDETEN | \
  40. DWC3_OEVTEN_BDEVVBUSCHNGEN)
  41. static irqreturn_t dwc3_otg_thread_irq(int irq, void *_dwc)
  42. {
  43. struct dwc3 *dwc = _dwc;
  44. spin_lock(&dwc->lock);
  45. if (dwc->otg_restart_host) {
  46. dwc3_otg_host_init(dwc);
  47. dwc->otg_restart_host = 0;
  48. }
  49. spin_unlock(&dwc->lock);
  50. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
  51. return IRQ_HANDLED;
  52. }
  53. static irqreturn_t dwc3_otg_irq(int irq, void *_dwc)
  54. {
  55. u32 reg;
  56. struct dwc3 *dwc = _dwc;
  57. irqreturn_t ret = IRQ_NONE;
  58. reg = dwc3_readl(dwc->regs, DWC3_OEVT);
  59. if (reg) {
  60. /* ignore non OTG events, we can't disable them in OEVTEN */
  61. if (!(reg & DWC3_OTG_ALL_EVENTS)) {
  62. dwc3_writel(dwc->regs, DWC3_OEVT, reg);
  63. return IRQ_NONE;
  64. }
  65. if (dwc->current_otg_role == DWC3_OTG_ROLE_HOST &&
  66. !(reg & DWC3_OEVT_DEVICEMODE))
  67. dwc->otg_restart_host = 1;
  68. dwc3_writel(dwc->regs, DWC3_OEVT, reg);
  69. ret = IRQ_WAKE_THREAD;
  70. }
  71. return ret;
  72. }
  73. static void dwc3_otgregs_init(struct dwc3 *dwc)
  74. {
  75. u32 reg;
  76. /*
  77. * Prevent host/device reset from resetting OTG core.
  78. * If we don't do this then xhci_reset (USBCMD.HCRST) will reset
  79. * the signal outputs sent to the PHY, the OTG FSM logic of the
  80. * core and also the resets to the VBUS filters inside the core.
  81. */
  82. reg = dwc3_readl(dwc->regs, DWC3_OCFG);
  83. reg |= DWC3_OCFG_SFTRSTMASK;
  84. dwc3_writel(dwc->regs, DWC3_OCFG, reg);
  85. /* Disable hibernation for simplicity */
  86. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  87. reg &= ~DWC3_GCTL_GBLHIBERNATIONEN;
  88. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  89. /*
  90. * Initialize OTG registers as per
  91. * Figure 11-4 OTG Driver Overall Programming Flow
  92. */
  93. /* OCFG.SRPCap = 0, OCFG.HNPCap = 0 */
  94. reg = dwc3_readl(dwc->regs, DWC3_OCFG);
  95. reg &= ~(DWC3_OCFG_SRPCAP | DWC3_OCFG_HNPCAP);
  96. dwc3_writel(dwc->regs, DWC3_OCFG, reg);
  97. /* OEVT = FFFF */
  98. dwc3_otg_clear_events(dwc);
  99. /* OEVTEN = 0 */
  100. dwc3_otg_disable_events(dwc, DWC3_OTG_ALL_EVENTS);
  101. /* OEVTEN.ConIDStsChngEn = 1. Instead we enable all events */
  102. dwc3_otg_enable_events(dwc, DWC3_OTG_ALL_EVENTS);
  103. /*
  104. * OCTL.PeriMode = 1, OCTL.DevSetHNPEn = 0, OCTL.HstSetHNPEn = 0,
  105. * OCTL.HNPReq = 0
  106. */
  107. reg = dwc3_readl(dwc->regs, DWC3_OCTL);
  108. reg |= DWC3_OCTL_PERIMODE;
  109. reg &= ~(DWC3_OCTL_DEVSETHNPEN | DWC3_OCTL_HSTSETHNPEN |
  110. DWC3_OCTL_HNPREQ);
  111. dwc3_writel(dwc->regs, DWC3_OCTL, reg);
  112. }
  113. static int dwc3_otg_get_irq(struct dwc3 *dwc)
  114. {
  115. struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
  116. int irq;
  117. irq = platform_get_irq_byname(dwc3_pdev, "otg");
  118. if (irq > 0)
  119. goto out;
  120. if (irq == -EPROBE_DEFER)
  121. goto out;
  122. irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
  123. if (irq > 0)
  124. goto out;
  125. if (irq == -EPROBE_DEFER)
  126. goto out;
  127. irq = platform_get_irq(dwc3_pdev, 0);
  128. if (irq > 0)
  129. goto out;
  130. if (irq != -EPROBE_DEFER)
  131. dev_err(dwc->dev, "missing OTG IRQ\n");
  132. if (!irq)
  133. irq = -EINVAL;
  134. out:
  135. return irq;
  136. }
  137. void dwc3_otg_init(struct dwc3 *dwc)
  138. {
  139. u32 reg;
  140. /*
  141. * As per Figure 11-4 OTG Driver Overall Programming Flow,
  142. * block "Initialize GCTL for OTG operation".
  143. */
  144. /* GCTL.PrtCapDir=2'b11 */
  145. dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_OTG);
  146. /* GUSB2PHYCFG0.SusPHY=0 */
  147. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  148. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  149. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  150. /* Initialize OTG registers */
  151. dwc3_otgregs_init(dwc);
  152. }
  153. void dwc3_otg_exit(struct dwc3 *dwc)
  154. {
  155. /* disable all OTG IRQs */
  156. dwc3_otg_disable_events(dwc, DWC3_OTG_ALL_EVENTS);
  157. /* clear all events */
  158. dwc3_otg_clear_events(dwc);
  159. }
  160. /* should be called before Host controller driver is started */
  161. void dwc3_otg_host_init(struct dwc3 *dwc)
  162. {
  163. u32 reg;
  164. /* As per Figure 11-10 A-Device Flow Diagram */
  165. /* OCFG.HNPCap = 0, OCFG.SRPCap = 0. Already 0 */
  166. /*
  167. * OCTL.PeriMode=0, OCTL.TermSelDLPulse = 0,
  168. * OCTL.DevSetHNPEn = 0, OCTL.HstSetHNPEn = 0
  169. */
  170. reg = dwc3_readl(dwc->regs, DWC3_OCTL);
  171. reg &= ~(DWC3_OCTL_PERIMODE | DWC3_OCTL_TERMSELIDPULSE |
  172. DWC3_OCTL_DEVSETHNPEN | DWC3_OCTL_HSTSETHNPEN);
  173. dwc3_writel(dwc->regs, DWC3_OCTL, reg);
  174. /*
  175. * OCFG.DisPrtPwrCutoff = 0/1
  176. */
  177. reg = dwc3_readl(dwc->regs, DWC3_OCFG);
  178. reg &= ~DWC3_OCFG_DISPWRCUTTOFF;
  179. dwc3_writel(dwc->regs, DWC3_OCFG, reg);
  180. /*
  181. * OCFG.SRPCap = 1, OCFG.HNPCap = GHWPARAMS6.HNP_CAP
  182. * We don't want SRP/HNP for simple dual-role so leave
  183. * these disabled.
  184. */
  185. /*
  186. * OEVTEN.OTGADevHostEvntEn = 1
  187. * OEVTEN.OTGADevSessEndDetEvntEn = 1
  188. * We don't want HNP/role-swap so leave these disabled.
  189. */
  190. /* GUSB2PHYCFG.ULPIAutoRes = 1/0, GUSB2PHYCFG.SusPHY = 1 */
  191. if (!dwc->dis_u2_susphy_quirk) {
  192. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  193. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  194. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  195. }
  196. /* Set Port Power to enable VBUS: OCTL.PrtPwrCtl = 1 */
  197. reg = dwc3_readl(dwc->regs, DWC3_OCTL);
  198. reg |= DWC3_OCTL_PRTPWRCTL;
  199. dwc3_writel(dwc->regs, DWC3_OCTL, reg);
  200. }
  201. /* should be called after Host controller driver is stopped */
  202. static void dwc3_otg_host_exit(struct dwc3 *dwc)
  203. {
  204. u32 reg;
  205. /*
  206. * Exit from A-device flow as per
  207. * Figure 11-4 OTG Driver Overall Programming Flow
  208. */
  209. /*
  210. * OEVTEN.OTGADevBHostEndEvntEn=0, OEVTEN.OTGADevHNPChngEvntEn=0
  211. * OEVTEN.OTGADevSessEndDetEvntEn=0,
  212. * OEVTEN.OTGADevHostEvntEn = 0
  213. * But we don't disable any OTG events
  214. */
  215. /* OCTL.HstSetHNPEn = 0, OCTL.PrtPwrCtl=0 */
  216. reg = dwc3_readl(dwc->regs, DWC3_OCTL);
  217. reg &= ~(DWC3_OCTL_HSTSETHNPEN | DWC3_OCTL_PRTPWRCTL);
  218. dwc3_writel(dwc->regs, DWC3_OCTL, reg);
  219. }
  220. /* should be called before the gadget controller driver is started */
  221. static void dwc3_otg_device_init(struct dwc3 *dwc)
  222. {
  223. u32 reg;
  224. /* As per Figure 11-20 B-Device Flow Diagram */
  225. /*
  226. * OCFG.HNPCap = GHWPARAMS6.HNP_CAP, OCFG.SRPCap = 1
  227. * but we keep them 0 for simple dual-role operation.
  228. */
  229. reg = dwc3_readl(dwc->regs, DWC3_OCFG);
  230. /* OCFG.OTGSftRstMsk = 0/1 */
  231. reg |= DWC3_OCFG_SFTRSTMASK;
  232. dwc3_writel(dwc->regs, DWC3_OCFG, reg);
  233. /*
  234. * OCTL.PeriMode = 1
  235. * OCTL.TermSelDLPulse = 0/1, OCTL.HNPReq = 0
  236. * OCTL.DevSetHNPEn = 0, OCTL.HstSetHNPEn = 0
  237. */
  238. reg = dwc3_readl(dwc->regs, DWC3_OCTL);
  239. reg |= DWC3_OCTL_PERIMODE;
  240. reg &= ~(DWC3_OCTL_TERMSELIDPULSE | DWC3_OCTL_HNPREQ |
  241. DWC3_OCTL_DEVSETHNPEN | DWC3_OCTL_HSTSETHNPEN);
  242. dwc3_writel(dwc->regs, DWC3_OCTL, reg);
  243. /* OEVTEN.OTGBDevSesVldDetEvntEn = 1 */
  244. dwc3_otg_enable_events(dwc, DWC3_OEVTEN_BDEVSESSVLDDETEN);
  245. /* GUSB2PHYCFG.ULPIAutoRes = 0, GUSB2PHYCFG0.SusPHY = 1 */
  246. if (!dwc->dis_u2_susphy_quirk) {
  247. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  248. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  249. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  250. }
  251. /* GCTL.GblHibernationEn = 0. Already 0. */
  252. }
  253. /* should be called after the gadget controller driver is stopped */
  254. static void dwc3_otg_device_exit(struct dwc3 *dwc)
  255. {
  256. u32 reg;
  257. /*
  258. * Exit from B-device flow as per
  259. * Figure 11-4 OTG Driver Overall Programming Flow
  260. */
  261. /*
  262. * OEVTEN.OTGBDevHNPChngEvntEn = 0
  263. * OEVTEN.OTGBDevVBusChngEvntEn = 0
  264. * OEVTEN.OTGBDevBHostEndEvntEn = 0
  265. */
  266. dwc3_otg_disable_events(dwc, DWC3_OEVTEN_BDEVHNPCHNGEN |
  267. DWC3_OEVTEN_BDEVVBUSCHNGEN |
  268. DWC3_OEVTEN_BDEVBHOSTENDEN);
  269. /* OCTL.DevSetHNPEn = 0, OCTL.HNPReq = 0, OCTL.PeriMode=1 */
  270. reg = dwc3_readl(dwc->regs, DWC3_OCTL);
  271. reg &= ~(DWC3_OCTL_DEVSETHNPEN | DWC3_OCTL_HNPREQ);
  272. reg |= DWC3_OCTL_PERIMODE;
  273. dwc3_writel(dwc->regs, DWC3_OCTL, reg);
  274. }
  275. void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
  276. {
  277. int ret;
  278. u32 reg;
  279. int id;
  280. unsigned long flags;
  281. if (dwc->dr_mode != USB_DR_MODE_OTG)
  282. return;
  283. /* don't do anything if debug user changed role to not OTG */
  284. if (dwc->current_dr_role != DWC3_GCTL_PRTCAP_OTG)
  285. return;
  286. if (!ignore_idstatus) {
  287. reg = dwc3_readl(dwc->regs, DWC3_OSTS);
  288. id = !!(reg & DWC3_OSTS_CONIDSTS);
  289. dwc->desired_otg_role = id ? DWC3_OTG_ROLE_DEVICE :
  290. DWC3_OTG_ROLE_HOST;
  291. }
  292. if (dwc->desired_otg_role == dwc->current_otg_role)
  293. return;
  294. switch (dwc->current_otg_role) {
  295. case DWC3_OTG_ROLE_HOST:
  296. dwc3_host_exit(dwc);
  297. spin_lock_irqsave(&dwc->lock, flags);
  298. dwc3_otg_host_exit(dwc);
  299. spin_unlock_irqrestore(&dwc->lock, flags);
  300. break;
  301. case DWC3_OTG_ROLE_DEVICE:
  302. dwc3_gadget_exit(dwc);
  303. spin_lock_irqsave(&dwc->lock, flags);
  304. dwc3_event_buffers_cleanup(dwc);
  305. dwc3_otg_device_exit(dwc);
  306. spin_unlock_irqrestore(&dwc->lock, flags);
  307. break;
  308. default:
  309. break;
  310. }
  311. spin_lock_irqsave(&dwc->lock, flags);
  312. dwc->current_otg_role = dwc->desired_otg_role;
  313. spin_unlock_irqrestore(&dwc->lock, flags);
  314. switch (dwc->desired_otg_role) {
  315. case DWC3_OTG_ROLE_HOST:
  316. spin_lock_irqsave(&dwc->lock, flags);
  317. dwc3_otgregs_init(dwc);
  318. dwc3_otg_host_init(dwc);
  319. spin_unlock_irqrestore(&dwc->lock, flags);
  320. ret = dwc3_host_init(dwc);
  321. if (ret) {
  322. dev_err(dwc->dev, "failed to initialize host\n");
  323. } else {
  324. if (dwc->usb2_phy)
  325. otg_set_vbus(dwc->usb2_phy->otg, true);
  326. if (dwc->usb2_generic_phy)
  327. phy_set_mode(dwc->usb2_generic_phy,
  328. PHY_MODE_USB_HOST);
  329. }
  330. break;
  331. case DWC3_OTG_ROLE_DEVICE:
  332. spin_lock_irqsave(&dwc->lock, flags);
  333. dwc3_otgregs_init(dwc);
  334. dwc3_otg_device_init(dwc);
  335. dwc3_event_buffers_setup(dwc);
  336. spin_unlock_irqrestore(&dwc->lock, flags);
  337. if (dwc->usb2_phy)
  338. otg_set_vbus(dwc->usb2_phy->otg, false);
  339. if (dwc->usb2_generic_phy)
  340. phy_set_mode(dwc->usb2_generic_phy,
  341. PHY_MODE_USB_DEVICE);
  342. ret = dwc3_gadget_init(dwc);
  343. if (ret)
  344. dev_err(dwc->dev, "failed to initialize peripheral\n");
  345. break;
  346. default:
  347. break;
  348. }
  349. }
  350. static void dwc3_drd_update(struct dwc3 *dwc)
  351. {
  352. int id;
  353. if (dwc->edev) {
  354. id = extcon_get_state(dwc->edev, EXTCON_USB_HOST);
  355. if (id < 0)
  356. id = 0;
  357. dwc3_set_mode(dwc, id ?
  358. DWC3_GCTL_PRTCAP_HOST :
  359. DWC3_GCTL_PRTCAP_DEVICE);
  360. }
  361. }
  362. static int dwc3_drd_notifier(struct notifier_block *nb,
  363. unsigned long event, void *ptr)
  364. {
  365. struct dwc3 *dwc = container_of(nb, struct dwc3, edev_nb);
  366. dwc3_set_mode(dwc, event ?
  367. DWC3_GCTL_PRTCAP_HOST :
  368. DWC3_GCTL_PRTCAP_DEVICE);
  369. return NOTIFY_DONE;
  370. }
  371. static struct extcon_dev *dwc3_get_extcon(struct dwc3 *dwc)
  372. {
  373. struct device *dev = dwc->dev;
  374. struct device_node *np_phy, *np_conn;
  375. struct extcon_dev *edev;
  376. if (of_property_read_bool(dev->of_node, "extcon"))
  377. return extcon_get_edev_by_phandle(dwc->dev, 0);
  378. np_phy = of_parse_phandle(dev->of_node, "phys", 0);
  379. np_conn = of_graph_get_remote_node(np_phy, -1, -1);
  380. if (np_conn)
  381. edev = extcon_find_edev_by_node(np_conn);
  382. else
  383. edev = NULL;
  384. of_node_put(np_conn);
  385. of_node_put(np_phy);
  386. return edev;
  387. }
  388. int dwc3_drd_init(struct dwc3 *dwc)
  389. {
  390. int ret, irq;
  391. dwc->edev = dwc3_get_extcon(dwc);
  392. if (IS_ERR(dwc->edev))
  393. return PTR_ERR(dwc->edev);
  394. if (dwc->edev) {
  395. dwc->edev_nb.notifier_call = dwc3_drd_notifier;
  396. ret = extcon_register_notifier(dwc->edev, EXTCON_USB_HOST,
  397. &dwc->edev_nb);
  398. if (ret < 0) {
  399. dev_err(dwc->dev, "couldn't register cable notifier\n");
  400. return ret;
  401. }
  402. dwc3_drd_update(dwc);
  403. } else {
  404. dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_OTG);
  405. dwc->current_dr_role = DWC3_GCTL_PRTCAP_OTG;
  406. /* use OTG block to get ID event */
  407. irq = dwc3_otg_get_irq(dwc);
  408. if (irq < 0)
  409. return irq;
  410. dwc->otg_irq = irq;
  411. /* disable all OTG IRQs */
  412. dwc3_otg_disable_events(dwc, DWC3_OTG_ALL_EVENTS);
  413. /* clear all events */
  414. dwc3_otg_clear_events(dwc);
  415. ret = request_threaded_irq(dwc->otg_irq, dwc3_otg_irq,
  416. dwc3_otg_thread_irq,
  417. IRQF_SHARED, "dwc3-otg", dwc);
  418. if (ret) {
  419. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  420. dwc->otg_irq, ret);
  421. ret = -ENODEV;
  422. return ret;
  423. }
  424. dwc3_otg_init(dwc);
  425. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
  426. }
  427. return 0;
  428. }
  429. void dwc3_drd_exit(struct dwc3 *dwc)
  430. {
  431. unsigned long flags;
  432. if (dwc->edev)
  433. extcon_unregister_notifier(dwc->edev, EXTCON_USB_HOST,
  434. &dwc->edev_nb);
  435. cancel_work_sync(&dwc->drd_work);
  436. /* debug user might have changed role, clean based on current role */
  437. switch (dwc->current_dr_role) {
  438. case DWC3_GCTL_PRTCAP_HOST:
  439. dwc3_host_exit(dwc);
  440. break;
  441. case DWC3_GCTL_PRTCAP_DEVICE:
  442. dwc3_gadget_exit(dwc);
  443. dwc3_event_buffers_cleanup(dwc);
  444. break;
  445. case DWC3_GCTL_PRTCAP_OTG:
  446. dwc3_otg_exit(dwc);
  447. spin_lock_irqsave(&dwc->lock, flags);
  448. dwc->desired_otg_role = DWC3_OTG_ROLE_IDLE;
  449. spin_unlock_irqrestore(&dwc->lock, flags);
  450. dwc3_otg_update(dwc, 1);
  451. break;
  452. default:
  453. break;
  454. }
  455. if (!dwc->edev)
  456. free_irq(dwc->otg_irq, dwc);
  457. }