qla_nx2.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_NX2_H
  8. #define __QLA_NX2_H
  9. #define QSNT_ACK_TOV 30
  10. #define INTENT_TO_RECOVER 0x01
  11. #define PROCEED_TO_RECOVER 0x02
  12. #define IDC_LOCK_RECOVERY_OWNER_MASK 0x3C
  13. #define IDC_LOCK_RECOVERY_STATE_MASK 0x3
  14. #define IDC_LOCK_RECOVERY_STATE_SHIFT_BITS 2
  15. #define QLA8044_DRV_LOCK_MSLEEP 200
  16. #define QLA8044_ADDR_DDR_NET (0x0000000000000000ULL)
  17. #define QLA8044_ADDR_DDR_NET_MAX (0x000000000fffffffULL)
  18. #define MD_MIU_TEST_AGT_WRDATA_LO 0x410000A0
  19. #define MD_MIU_TEST_AGT_WRDATA_HI 0x410000A4
  20. #define MD_MIU_TEST_AGT_WRDATA_ULO 0x410000B0
  21. #define MD_MIU_TEST_AGT_WRDATA_UHI 0x410000B4
  22. /* MIU_TEST_AGT_CTRL flags. work for SIU as well */
  23. #define MIU_TA_CTL_WRITE_ENABLE (MIU_TA_CTL_WRITE | MIU_TA_CTL_ENABLE)
  24. #define MIU_TA_CTL_WRITE_START (MIU_TA_CTL_WRITE | MIU_TA_CTL_ENABLE | \
  25. MIU_TA_CTL_START)
  26. #define MIU_TA_CTL_START_ENABLE (MIU_TA_CTL_START | MIU_TA_CTL_ENABLE)
  27. /* Imbus address bit used to indicate a host address. This bit is
  28. * eliminated by the pcie bar and bar select before presentation
  29. * over pcie. */
  30. /* host memory via IMBUS */
  31. #define QLA8044_P2_ADDR_PCIE (0x0000000800000000ULL)
  32. #define QLA8044_P3_ADDR_PCIE (0x0000008000000000ULL)
  33. #define QLA8044_ADDR_PCIE_MAX (0x0000000FFFFFFFFFULL)
  34. #define QLA8044_ADDR_OCM0 (0x0000000200000000ULL)
  35. #define QLA8044_ADDR_OCM0_MAX (0x00000002000fffffULL)
  36. #define QLA8044_ADDR_OCM1 (0x0000000200400000ULL)
  37. #define QLA8044_ADDR_OCM1_MAX (0x00000002004fffffULL)
  38. #define QLA8044_ADDR_QDR_NET (0x0000000300000000ULL)
  39. #define QLA8044_P2_ADDR_QDR_NET_MAX (0x00000003001fffffULL)
  40. #define QLA8044_P3_ADDR_QDR_NET_MAX (0x0000000303ffffffULL)
  41. #define QLA8044_ADDR_QDR_NET_MAX (0x0000000307ffffffULL)
  42. #define QLA8044_PCI_CRBSPACE ((unsigned long)0x06000000)
  43. #define QLA8044_PCI_DIRECT_CRB ((unsigned long)0x04400000)
  44. #define QLA8044_PCI_CAMQM ((unsigned long)0x04800000)
  45. #define QLA8044_PCI_CAMQM_MAX ((unsigned long)0x04ffffff)
  46. #define QLA8044_PCI_DDR_NET ((unsigned long)0x00000000)
  47. #define QLA8044_PCI_QDR_NET ((unsigned long)0x04000000)
  48. #define QLA8044_PCI_QDR_NET_MAX ((unsigned long)0x043fffff)
  49. /* PCI Windowing for DDR regions. */
  50. static inline bool addr_in_range(u64 addr, u64 low, u64 high)
  51. {
  52. return addr <= high && addr >= low;
  53. }
  54. /* Indirectly Mapped Registers */
  55. #define QLA8044_FLASH_SPI_STATUS 0x2808E010
  56. #define QLA8044_FLASH_SPI_CONTROL 0x2808E014
  57. #define QLA8044_FLASH_STATUS 0x42100004
  58. #define QLA8044_FLASH_CONTROL 0x42110004
  59. #define QLA8044_FLASH_ADDR 0x42110008
  60. #define QLA8044_FLASH_WRDATA 0x4211000C
  61. #define QLA8044_FLASH_RDDATA 0x42110018
  62. #define QLA8044_FLASH_DIRECT_WINDOW 0x42110030
  63. #define QLA8044_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA))
  64. /* Flash access regs */
  65. #define QLA8044_FLASH_LOCK 0x3850
  66. #define QLA8044_FLASH_UNLOCK 0x3854
  67. #define QLA8044_FLASH_LOCK_ID 0x3500
  68. /* Driver Lock regs */
  69. #define QLA8044_DRV_LOCK 0x3868
  70. #define QLA8044_DRV_UNLOCK 0x386C
  71. #define QLA8044_DRV_LOCK_ID 0x3504
  72. #define QLA8044_DRV_LOCKRECOVERY 0x379C
  73. /* IDC version */
  74. #define QLA8044_IDC_VER_MAJ_VALUE 0x1
  75. #define QLA8044_IDC_VER_MIN_VALUE 0x0
  76. /* IDC Registers : Driver Coexistence Defines */
  77. #define QLA8044_CRB_IDC_VER_MAJOR 0x3780
  78. #define QLA8044_CRB_IDC_VER_MINOR 0x3798
  79. #define QLA8044_IDC_DRV_AUDIT 0x3794
  80. #define QLA8044_SRE_SHIM_CONTROL 0x0D200284
  81. #define QLA8044_PORT0_RXB_PAUSE_THRS 0x0B2003A4
  82. #define QLA8044_PORT1_RXB_PAUSE_THRS 0x0B2013A4
  83. #define QLA8044_PORT0_RXB_TC_MAX_CELL 0x0B200388
  84. #define QLA8044_PORT1_RXB_TC_MAX_CELL 0x0B201388
  85. #define QLA8044_PORT0_RXB_TC_STATS 0x0B20039C
  86. #define QLA8044_PORT1_RXB_TC_STATS 0x0B20139C
  87. #define QLA8044_PORT2_IFB_PAUSE_THRS 0x0B200704
  88. #define QLA8044_PORT3_IFB_PAUSE_THRS 0x0B201704
  89. /* set value to pause threshold value */
  90. #define QLA8044_SET_PAUSE_VAL 0x0
  91. #define QLA8044_SET_TC_MAX_CELL_VAL 0x03FF03FF
  92. #define QLA8044_PEG_HALT_STATUS1 0x34A8
  93. #define QLA8044_PEG_HALT_STATUS2 0x34AC
  94. #define QLA8044_PEG_ALIVE_COUNTER 0x34B0 /* FW_HEARTBEAT */
  95. #define QLA8044_FW_CAPABILITIES 0x3528
  96. #define QLA8044_CRB_DRV_ACTIVE 0x3788 /* IDC_DRV_PRESENCE */
  97. #define QLA8044_CRB_DEV_STATE 0x3784 /* IDC_DEV_STATE */
  98. #define QLA8044_CRB_DRV_STATE 0x378C /* IDC_DRV_ACK */
  99. #define QLA8044_CRB_DRV_SCRATCH 0x3548
  100. #define QLA8044_CRB_DEV_PART_INFO1 0x37E0
  101. #define QLA8044_CRB_DEV_PART_INFO2 0x37E4
  102. #define QLA8044_FW_VER_MAJOR 0x3550
  103. #define QLA8044_FW_VER_MINOR 0x3554
  104. #define QLA8044_FW_VER_SUB 0x3558
  105. #define QLA8044_NPAR_STATE 0x359C
  106. #define QLA8044_FW_IMAGE_VALID 0x35FC
  107. #define QLA8044_CMDPEG_STATE 0x3650
  108. #define QLA8044_ASIC_TEMP 0x37B4
  109. #define QLA8044_FW_API 0x356C
  110. #define QLA8044_DRV_OP_MODE 0x3570
  111. #define QLA8044_CRB_WIN_BASE 0x3800
  112. #define QLA8044_CRB_WIN_FUNC(f) (QLA8044_CRB_WIN_BASE+((f)*4))
  113. #define QLA8044_SEM_LOCK_BASE 0x3840
  114. #define QLA8044_SEM_UNLOCK_BASE 0x3844
  115. #define QLA8044_SEM_LOCK_FUNC(f) (QLA8044_SEM_LOCK_BASE+((f)*8))
  116. #define QLA8044_SEM_UNLOCK_FUNC(f) (QLA8044_SEM_UNLOCK_BASE+((f)*8))
  117. #define QLA8044_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0))
  118. #define QLA8044_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4))
  119. #define QLA8044_MAX_LINK_SPEED(f) (0x36F0+(((f) / 4) * 4))
  120. #define QLA8044_LINK_SPEED_FACTOR 10
  121. #define QLA8044_FUN7_ACTIVE_INDEX 0x80
  122. /* FLASH API Defines */
  123. #define QLA8044_FLASH_MAX_WAIT_USEC 100
  124. #define QLA8044_FLASH_LOCK_TIMEOUT 10000
  125. #define QLA8044_FLASH_SECTOR_SIZE 65536
  126. #define QLA8044_DRV_LOCK_TIMEOUT 2000
  127. #define QLA8044_FLASH_SECTOR_ERASE_CMD 0xdeadbeef
  128. #define QLA8044_FLASH_WRITE_CMD 0xdacdacda
  129. #define QLA8044_FLASH_BUFFER_WRITE_CMD 0xcadcadca
  130. #define QLA8044_FLASH_READ_RETRY_COUNT 2000
  131. #define QLA8044_FLASH_STATUS_READY 0x6
  132. #define QLA8044_FLASH_BUFFER_WRITE_MIN 2
  133. #define QLA8044_FLASH_BUFFER_WRITE_MAX 64
  134. #define QLA8044_FLASH_STATUS_REG_POLL_DELAY 1
  135. #define QLA8044_ERASE_MODE 1
  136. #define QLA8044_WRITE_MODE 2
  137. #define QLA8044_DWORD_WRITE_MODE 3
  138. #define QLA8044_GLOBAL_RESET 0x38CC
  139. #define QLA8044_WILDCARD 0x38F0
  140. #define QLA8044_INFORMANT 0x38FC
  141. #define QLA8044_HOST_MBX_CTRL 0x3038
  142. #define QLA8044_FW_MBX_CTRL 0x303C
  143. #define QLA8044_BOOTLOADER_ADDR 0x355C
  144. #define QLA8044_BOOTLOADER_SIZE 0x3560
  145. #define QLA8044_FW_IMAGE_ADDR 0x3564
  146. #define QLA8044_MBX_INTR_ENABLE 0x1000
  147. #define QLA8044_MBX_INTR_MASK 0x1200
  148. /* IDC Control Register bit defines */
  149. #define DONTRESET_BIT0 0x1
  150. #define GRACEFUL_RESET_BIT1 0x2
  151. /* ISP8044 PEG_HALT_STATUS1 bits */
  152. #define QLA8044_HALT_STATUS_INFORMATIONAL (0x1 << 29)
  153. #define QLA8044_HALT_STATUS_FW_RESET (0x2 << 29)
  154. #define QLA8044_HALT_STATUS_UNRECOVERABLE (0x4 << 29)
  155. /* Firmware image definitions */
  156. #define QLA8044_BOOTLOADER_FLASH_ADDR 0x10000
  157. #define QLA8044_BOOT_FROM_FLASH 0
  158. #define QLA8044_IDC_PARAM_ADDR 0x3e8020
  159. /* FLASH related definitions */
  160. #define QLA8044_OPTROM_BURST_SIZE 0x100
  161. #define QLA8044_MAX_OPTROM_BURST_DWORDS (QLA8044_OPTROM_BURST_SIZE / 4)
  162. #define QLA8044_MIN_OPTROM_BURST_DWORDS 2
  163. #define QLA8044_SECTOR_SIZE (64 * 1024)
  164. #define QLA8044_FLASH_SPI_CTL 0x4
  165. #define QLA8044_FLASH_FIRST_TEMP_VAL 0x00800000
  166. #define QLA8044_FLASH_SECOND_TEMP_VAL 0x00800001
  167. #define QLA8044_FLASH_FIRST_MS_PATTERN 0x43
  168. #define QLA8044_FLASH_SECOND_MS_PATTERN 0x7F
  169. #define QLA8044_FLASH_LAST_MS_PATTERN 0x7D
  170. #define QLA8044_FLASH_STATUS_WRITE_DEF_SIG 0xFD0100
  171. #define QLA8044_FLASH_SECOND_ERASE_MS_VAL 0x5
  172. #define QLA8044_FLASH_ERASE_SIG 0xFD0300
  173. #define QLA8044_FLASH_LAST_ERASE_MS_VAL 0x3D
  174. /* Reset template definitions */
  175. #define QLA8044_MAX_RESET_SEQ_ENTRIES 16
  176. #define QLA8044_RESTART_TEMPLATE_SIZE 0x2000
  177. #define QLA8044_RESET_TEMPLATE_ADDR 0x4F0000
  178. #define QLA8044_RESET_SEQ_VERSION 0x0101
  179. /* Reset template entry opcodes */
  180. #define OPCODE_NOP 0x0000
  181. #define OPCODE_WRITE_LIST 0x0001
  182. #define OPCODE_READ_WRITE_LIST 0x0002
  183. #define OPCODE_POLL_LIST 0x0004
  184. #define OPCODE_POLL_WRITE_LIST 0x0008
  185. #define OPCODE_READ_MODIFY_WRITE 0x0010
  186. #define OPCODE_SEQ_PAUSE 0x0020
  187. #define OPCODE_SEQ_END 0x0040
  188. #define OPCODE_TMPL_END 0x0080
  189. #define OPCODE_POLL_READ_LIST 0x0100
  190. /* Template Header */
  191. #define RESET_TMPLT_HDR_SIGNATURE 0xCAFE
  192. #define QLA8044_IDC_DRV_CTRL 0x3790
  193. #define AF_8044_NO_FW_DUMP 27 /* 0x08000000 */
  194. #define MINIDUMP_SIZE_36K 36864
  195. struct qla8044_reset_template_hdr {
  196. uint16_t version;
  197. uint16_t signature;
  198. uint16_t size;
  199. uint16_t entries;
  200. uint16_t hdr_size;
  201. uint16_t checksum;
  202. uint16_t init_seq_offset;
  203. uint16_t start_seq_offset;
  204. } __packed;
  205. /* Common Entry Header. */
  206. struct qla8044_reset_entry_hdr {
  207. uint16_t cmd;
  208. uint16_t size;
  209. uint16_t count;
  210. uint16_t delay;
  211. } __packed;
  212. /* Generic poll entry type. */
  213. struct qla8044_poll {
  214. uint32_t test_mask;
  215. uint32_t test_value;
  216. } __packed;
  217. /* Read modify write entry type. */
  218. struct qla8044_rmw {
  219. uint32_t test_mask;
  220. uint32_t xor_value;
  221. uint32_t or_value;
  222. uint8_t shl;
  223. uint8_t shr;
  224. uint8_t index_a;
  225. uint8_t rsvd;
  226. } __packed;
  227. /* Generic Entry Item with 2 DWords. */
  228. struct qla8044_entry {
  229. uint32_t arg1;
  230. uint32_t arg2;
  231. } __packed;
  232. /* Generic Entry Item with 4 DWords.*/
  233. struct qla8044_quad_entry {
  234. uint32_t dr_addr;
  235. uint32_t dr_value;
  236. uint32_t ar_addr;
  237. uint32_t ar_value;
  238. } __packed;
  239. struct qla8044_reset_template {
  240. int seq_index;
  241. int seq_error;
  242. int array_index;
  243. uint32_t array[QLA8044_MAX_RESET_SEQ_ENTRIES];
  244. uint8_t *buff;
  245. uint8_t *stop_offset;
  246. uint8_t *start_offset;
  247. uint8_t *init_offset;
  248. struct qla8044_reset_template_hdr *hdr;
  249. uint8_t seq_end;
  250. uint8_t template_end;
  251. };
  252. /* Driver_code is for driver to write some info about the entry
  253. * currently not used.
  254. */
  255. struct qla8044_minidump_entry_hdr {
  256. uint32_t entry_type;
  257. uint32_t entry_size;
  258. uint32_t entry_capture_size;
  259. struct {
  260. uint8_t entry_capture_mask;
  261. uint8_t entry_code;
  262. uint8_t driver_code;
  263. uint8_t driver_flags;
  264. } d_ctrl;
  265. } __packed;
  266. /* Read CRB entry header */
  267. struct qla8044_minidump_entry_crb {
  268. struct qla8044_minidump_entry_hdr h;
  269. uint32_t addr;
  270. struct {
  271. uint8_t addr_stride;
  272. uint8_t state_index_a;
  273. uint16_t poll_timeout;
  274. } crb_strd;
  275. uint32_t data_size;
  276. uint32_t op_count;
  277. struct {
  278. uint8_t opcode;
  279. uint8_t state_index_v;
  280. uint8_t shl;
  281. uint8_t shr;
  282. } crb_ctrl;
  283. uint32_t value_1;
  284. uint32_t value_2;
  285. uint32_t value_3;
  286. } __packed;
  287. struct qla8044_minidump_entry_cache {
  288. struct qla8044_minidump_entry_hdr h;
  289. uint32_t tag_reg_addr;
  290. struct {
  291. uint16_t tag_value_stride;
  292. uint16_t init_tag_value;
  293. } addr_ctrl;
  294. uint32_t data_size;
  295. uint32_t op_count;
  296. uint32_t control_addr;
  297. struct {
  298. uint16_t write_value;
  299. uint8_t poll_mask;
  300. uint8_t poll_wait;
  301. } cache_ctrl;
  302. uint32_t read_addr;
  303. struct {
  304. uint8_t read_addr_stride;
  305. uint8_t read_addr_cnt;
  306. uint16_t rsvd_1;
  307. } read_ctrl;
  308. } __packed;
  309. /* Read OCM */
  310. struct qla8044_minidump_entry_rdocm {
  311. struct qla8044_minidump_entry_hdr h;
  312. uint32_t rsvd_0;
  313. uint32_t rsvd_1;
  314. uint32_t data_size;
  315. uint32_t op_count;
  316. uint32_t rsvd_2;
  317. uint32_t rsvd_3;
  318. uint32_t read_addr;
  319. uint32_t read_addr_stride;
  320. } __packed;
  321. /* Read Memory */
  322. struct qla8044_minidump_entry_rdmem {
  323. struct qla8044_minidump_entry_hdr h;
  324. uint32_t rsvd[6];
  325. uint32_t read_addr;
  326. uint32_t read_data_size;
  327. };
  328. /* Read Memory: For Pex-DMA */
  329. struct qla8044_minidump_entry_rdmem_pex_dma {
  330. struct qla8044_minidump_entry_hdr h;
  331. uint32_t desc_card_addr;
  332. uint16_t dma_desc_cmd;
  333. uint8_t rsvd[2];
  334. uint32_t start_dma_cmd;
  335. uint8_t rsvd2[12];
  336. uint32_t read_addr;
  337. uint32_t read_data_size;
  338. } __packed;
  339. /* Read ROM */
  340. struct qla8044_minidump_entry_rdrom {
  341. struct qla8044_minidump_entry_hdr h;
  342. uint32_t rsvd[6];
  343. uint32_t read_addr;
  344. uint32_t read_data_size;
  345. } __packed;
  346. /* Mux entry */
  347. struct qla8044_minidump_entry_mux {
  348. struct qla8044_minidump_entry_hdr h;
  349. uint32_t select_addr;
  350. uint32_t rsvd_0;
  351. uint32_t data_size;
  352. uint32_t op_count;
  353. uint32_t select_value;
  354. uint32_t select_value_stride;
  355. uint32_t read_addr;
  356. uint32_t rsvd_1;
  357. } __packed;
  358. /* Queue entry */
  359. struct qla8044_minidump_entry_queue {
  360. struct qla8044_minidump_entry_hdr h;
  361. uint32_t select_addr;
  362. struct {
  363. uint16_t queue_id_stride;
  364. uint16_t rsvd_0;
  365. } q_strd;
  366. uint32_t data_size;
  367. uint32_t op_count;
  368. uint32_t rsvd_1;
  369. uint32_t rsvd_2;
  370. uint32_t read_addr;
  371. struct {
  372. uint8_t read_addr_stride;
  373. uint8_t read_addr_cnt;
  374. uint16_t rsvd_3;
  375. } rd_strd;
  376. } __packed;
  377. /* POLLRD Entry */
  378. struct qla8044_minidump_entry_pollrd {
  379. struct qla8044_minidump_entry_hdr h;
  380. uint32_t select_addr;
  381. uint32_t read_addr;
  382. uint32_t select_value;
  383. uint16_t select_value_stride;
  384. uint16_t op_count;
  385. uint32_t poll_wait;
  386. uint32_t poll_mask;
  387. uint32_t data_size;
  388. uint32_t rsvd_1;
  389. } __packed;
  390. struct qla8044_minidump_entry_rddfe {
  391. struct qla8044_minidump_entry_hdr h;
  392. uint32_t addr_1;
  393. uint32_t value;
  394. uint8_t stride;
  395. uint8_t stride2;
  396. uint16_t count;
  397. uint32_t poll;
  398. uint32_t mask;
  399. uint32_t modify_mask;
  400. uint32_t data_size;
  401. uint32_t rsvd;
  402. } __packed;
  403. struct qla8044_minidump_entry_rdmdio {
  404. struct qla8044_minidump_entry_hdr h;
  405. uint32_t addr_1;
  406. uint32_t addr_2;
  407. uint32_t value_1;
  408. uint8_t stride_1;
  409. uint8_t stride_2;
  410. uint16_t count;
  411. uint32_t poll;
  412. uint32_t mask;
  413. uint32_t value_2;
  414. uint32_t data_size;
  415. } __packed;
  416. struct qla8044_minidump_entry_pollwr {
  417. struct qla8044_minidump_entry_hdr h;
  418. uint32_t addr_1;
  419. uint32_t addr_2;
  420. uint32_t value_1;
  421. uint32_t value_2;
  422. uint32_t poll;
  423. uint32_t mask;
  424. uint32_t data_size;
  425. uint32_t rsvd;
  426. } __packed;
  427. /* RDMUX2 Entry */
  428. struct qla8044_minidump_entry_rdmux2 {
  429. struct qla8044_minidump_entry_hdr h;
  430. uint32_t select_addr_1;
  431. uint32_t select_addr_2;
  432. uint32_t select_value_1;
  433. uint32_t select_value_2;
  434. uint32_t op_count;
  435. uint32_t select_value_mask;
  436. uint32_t read_addr;
  437. uint8_t select_value_stride;
  438. uint8_t data_size;
  439. uint8_t rsvd[2];
  440. } __packed;
  441. /* POLLRDMWR Entry */
  442. struct qla8044_minidump_entry_pollrdmwr {
  443. struct qla8044_minidump_entry_hdr h;
  444. uint32_t addr_1;
  445. uint32_t addr_2;
  446. uint32_t value_1;
  447. uint32_t value_2;
  448. uint32_t poll_wait;
  449. uint32_t poll_mask;
  450. uint32_t modify_mask;
  451. uint32_t data_size;
  452. } __packed;
  453. /* IDC additional information */
  454. struct qla8044_idc_information {
  455. uint32_t request_desc; /* IDC request descriptor */
  456. uint32_t info1; /* IDC additional info */
  457. uint32_t info2; /* IDC additional info */
  458. uint32_t info3; /* IDC additional info */
  459. } __packed;
  460. enum qla_regs {
  461. QLA8044_PEG_HALT_STATUS1_INDEX = 0,
  462. QLA8044_PEG_HALT_STATUS2_INDEX,
  463. QLA8044_PEG_ALIVE_COUNTER_INDEX,
  464. QLA8044_CRB_DRV_ACTIVE_INDEX,
  465. QLA8044_CRB_DEV_STATE_INDEX,
  466. QLA8044_CRB_DRV_STATE_INDEX,
  467. QLA8044_CRB_DRV_SCRATCH_INDEX,
  468. QLA8044_CRB_DEV_PART_INFO_INDEX,
  469. QLA8044_CRB_DRV_IDC_VERSION_INDEX,
  470. QLA8044_FW_VERSION_MAJOR_INDEX,
  471. QLA8044_FW_VERSION_MINOR_INDEX,
  472. QLA8044_FW_VERSION_SUB_INDEX,
  473. QLA8044_CRB_CMDPEG_STATE_INDEX,
  474. QLA8044_CRB_TEMP_STATE_INDEX,
  475. } __packed;
  476. #define CRB_REG_INDEX_MAX 14
  477. #define CRB_CMDPEG_CHECK_RETRY_COUNT 60
  478. #define CRB_CMDPEG_CHECK_DELAY 500
  479. /* MiniDump Structures */
  480. /* Driver_code is for driver to write some info about the entry
  481. * currently not used.
  482. */
  483. #define QLA8044_SS_OCM_WNDREG_INDEX 3
  484. #define QLA8044_DBG_STATE_ARRAY_LEN 16
  485. #define QLA8044_DBG_CAP_SIZE_ARRAY_LEN 8
  486. #define QLA8044_DBG_RSVD_ARRAY_LEN 8
  487. #define QLA8044_DBG_OCM_WNDREG_ARRAY_LEN 16
  488. #define QLA8044_SS_PCI_INDEX 0
  489. #define QLA8044_RDDFE 38
  490. #define QLA8044_RDMDIO 39
  491. #define QLA8044_POLLWR 40
  492. struct qla8044_minidump_template_hdr {
  493. uint32_t entry_type;
  494. uint32_t first_entry_offset;
  495. uint32_t size_of_template;
  496. uint32_t capture_debug_level;
  497. uint32_t num_of_entries;
  498. uint32_t version;
  499. uint32_t driver_timestamp;
  500. uint32_t checksum;
  501. uint32_t driver_capture_mask;
  502. uint32_t driver_info_word2;
  503. uint32_t driver_info_word3;
  504. uint32_t driver_info_word4;
  505. uint32_t saved_state_array[QLA8044_DBG_STATE_ARRAY_LEN];
  506. uint32_t capture_size_array[QLA8044_DBG_CAP_SIZE_ARRAY_LEN];
  507. uint32_t ocm_window_reg[QLA8044_DBG_OCM_WNDREG_ARRAY_LEN];
  508. };
  509. struct qla8044_pex_dma_descriptor {
  510. struct {
  511. uint32_t read_data_size; /* 0-23: size, 24-31: rsvd */
  512. uint8_t rsvd[2];
  513. uint16_t dma_desc_cmd;
  514. } cmd;
  515. uint64_t src_addr;
  516. uint64_t dma_bus_addr; /*0-3: desc-cmd, 4-7: pci-func, 8-15: desc-cmd*/
  517. uint8_t rsvd[24];
  518. } __packed;
  519. #endif