common.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * CXL Flash Device Driver
  3. *
  4. * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation
  5. * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
  6. *
  7. * Copyright (C) 2015 IBM Corporation
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #ifndef _CXLFLASH_COMMON_H
  15. #define _CXLFLASH_COMMON_H
  16. #include <linux/async.h>
  17. #include <linux/cdev.h>
  18. #include <linux/irq_poll.h>
  19. #include <linux/list.h>
  20. #include <linux/rwsem.h>
  21. #include <linux/types.h>
  22. #include <scsi/scsi.h>
  23. #include <scsi/scsi_cmnd.h>
  24. #include <scsi/scsi_device.h>
  25. #include "backend.h"
  26. extern const struct file_operations cxlflash_cxl_fops;
  27. #define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */
  28. #define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */
  29. #define LEGACY_FC_PORTS 2 /* legacy ports per AFU */
  30. #define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK))
  31. #define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1))
  32. #define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */
  33. #define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */
  34. #define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */
  35. #define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */
  36. #define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */
  37. #define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants
  38. * max_sectors
  39. * in units of
  40. * 512 byte
  41. * sectors
  42. */
  43. #define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry))
  44. /* AFU command retry limit */
  45. #define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */
  46. /* Command management definitions */
  47. #define CXLFLASH_MAX_CMDS 256
  48. #define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS
  49. /* RRQ for master issued cmds */
  50. #define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS
  51. /* SQ for master issued cmds */
  52. #define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS
  53. /* Hardware queue definitions */
  54. #define CXLFLASH_DEF_HWQS 1
  55. #define CXLFLASH_MAX_HWQS 8
  56. #define PRIMARY_HWQ 0
  57. static inline void check_sizes(void)
  58. {
  59. BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK);
  60. BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS);
  61. }
  62. /* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */
  63. #define CMD_BUFSIZE SIZE_4K
  64. enum cxlflash_lr_state {
  65. LINK_RESET_INVALID,
  66. LINK_RESET_REQUIRED,
  67. LINK_RESET_COMPLETE
  68. };
  69. enum cxlflash_init_state {
  70. INIT_STATE_NONE,
  71. INIT_STATE_PCI,
  72. INIT_STATE_AFU,
  73. INIT_STATE_SCSI,
  74. INIT_STATE_CDEV
  75. };
  76. enum cxlflash_state {
  77. STATE_PROBING, /* Initial state during probe */
  78. STATE_PROBED, /* Temporary state, probe completed but EEH occurred */
  79. STATE_NORMAL, /* Normal running state, everything good */
  80. STATE_RESET, /* Reset state, trying to reset/recover */
  81. STATE_FAILTERM /* Failed/terminating state, error out users/threads */
  82. };
  83. enum cxlflash_hwq_mode {
  84. HWQ_MODE_RR, /* Roundrobin (default) */
  85. HWQ_MODE_TAG, /* Distribute based on block MQ tag */
  86. HWQ_MODE_CPU, /* CPU affinity */
  87. MAX_HWQ_MODE
  88. };
  89. /*
  90. * Each context has its own set of resource handles that is visible
  91. * only from that context.
  92. */
  93. struct cxlflash_cfg {
  94. struct afu *afu;
  95. const struct cxlflash_backend_ops *ops;
  96. struct pci_dev *dev;
  97. struct pci_device_id *dev_id;
  98. struct Scsi_Host *host;
  99. int num_fc_ports;
  100. struct cdev cdev;
  101. struct device *chardev;
  102. ulong cxlflash_regs_pci;
  103. struct work_struct work_q;
  104. enum cxlflash_init_state init_state;
  105. enum cxlflash_lr_state lr_state;
  106. int lr_port;
  107. atomic_t scan_host_needed;
  108. void *afu_cookie;
  109. atomic_t recovery_threads;
  110. struct mutex ctx_recovery_mutex;
  111. struct mutex ctx_tbl_list_mutex;
  112. struct rw_semaphore ioctl_rwsem;
  113. struct ctx_info *ctx_tbl[MAX_CONTEXT];
  114. struct list_head ctx_err_recovery; /* contexts w/ recovery pending */
  115. struct file_operations cxl_fops;
  116. /* Parameters that are LUN table related */
  117. int last_lun_index[MAX_FC_PORTS];
  118. int promote_lun_index;
  119. struct list_head lluns; /* list of llun_info structs */
  120. wait_queue_head_t tmf_waitq;
  121. spinlock_t tmf_slock;
  122. bool tmf_active;
  123. bool ws_unmap; /* Write-same unmap supported */
  124. wait_queue_head_t reset_waitq;
  125. enum cxlflash_state state;
  126. async_cookie_t async_reset_cookie;
  127. };
  128. struct afu_cmd {
  129. struct sisl_ioarcb rcb; /* IOARCB (cache line aligned) */
  130. struct sisl_ioasa sa; /* IOASA must follow IOARCB */
  131. struct afu *parent;
  132. struct scsi_cmnd *scp;
  133. struct completion cevent;
  134. struct list_head queue;
  135. u32 hwq_index;
  136. u8 cmd_tmf:1,
  137. cmd_aborted:1;
  138. struct list_head list; /* Pending commands link */
  139. /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned.
  140. * However for performance reasons the IOARCB/IOASA should be
  141. * cache line aligned.
  142. */
  143. } __aligned(cache_line_size());
  144. static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc)
  145. {
  146. return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd));
  147. }
  148. static inline struct afu_cmd *sc_to_afuci(struct scsi_cmnd *sc)
  149. {
  150. struct afu_cmd *afuc = sc_to_afuc(sc);
  151. INIT_LIST_HEAD(&afuc->queue);
  152. return afuc;
  153. }
  154. static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc)
  155. {
  156. struct afu_cmd *afuc = sc_to_afuc(sc);
  157. memset(afuc, 0, sizeof(*afuc));
  158. return sc_to_afuci(sc);
  159. }
  160. struct hwq {
  161. /* Stuff requiring alignment go first. */
  162. struct sisl_ioarcb sq[NUM_SQ_ENTRY]; /* 16K SQ */
  163. u64 rrq_entry[NUM_RRQ_ENTRY]; /* 2K RRQ */
  164. /* Beware of alignment till here. Preferably introduce new
  165. * fields after this point
  166. */
  167. struct afu *afu;
  168. void *ctx_cookie;
  169. struct sisl_host_map __iomem *host_map; /* MC host map */
  170. struct sisl_ctrl_map __iomem *ctrl_map; /* MC control map */
  171. ctx_hndl_t ctx_hndl; /* master's context handle */
  172. u32 index; /* Index of this hwq */
  173. int num_irqs; /* Number of interrupts requested for context */
  174. struct list_head pending_cmds; /* Commands pending completion */
  175. atomic_t hsq_credits;
  176. spinlock_t hsq_slock; /* Hardware send queue lock */
  177. struct sisl_ioarcb *hsq_start;
  178. struct sisl_ioarcb *hsq_end;
  179. struct sisl_ioarcb *hsq_curr;
  180. spinlock_t hrrq_slock;
  181. u64 *hrrq_start;
  182. u64 *hrrq_end;
  183. u64 *hrrq_curr;
  184. bool toggle;
  185. bool hrrq_online;
  186. s64 room;
  187. struct irq_poll irqpoll;
  188. } __aligned(cache_line_size());
  189. struct afu {
  190. struct hwq hwqs[CXLFLASH_MAX_HWQS];
  191. int (*send_cmd)(struct afu *afu, struct afu_cmd *cmd);
  192. int (*context_reset)(struct hwq *hwq);
  193. /* AFU HW */
  194. struct cxlflash_afu_map __iomem *afu_map; /* entire MMIO map */
  195. atomic_t cmds_active; /* Number of currently active AFU commands */
  196. struct mutex sync_active; /* Mutex to serialize AFU commands */
  197. u64 hb;
  198. u32 internal_lun; /* User-desired LUN mode for this AFU */
  199. u32 num_hwqs; /* Number of hardware queues */
  200. u32 desired_hwqs; /* Desired h/w queues, effective on AFU reset */
  201. enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */
  202. u32 hwq_rr_count; /* Count to distribute traffic for roundrobin */
  203. char version[16];
  204. u64 interface_version;
  205. u32 irqpoll_weight;
  206. struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */
  207. };
  208. static inline struct hwq *get_hwq(struct afu *afu, u32 index)
  209. {
  210. WARN_ON(index >= CXLFLASH_MAX_HWQS);
  211. return &afu->hwqs[index];
  212. }
  213. static inline bool afu_is_irqpoll_enabled(struct afu *afu)
  214. {
  215. return !!afu->irqpoll_weight;
  216. }
  217. static inline bool afu_has_cap(struct afu *afu, u64 cap)
  218. {
  219. u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT;
  220. return afu_cap & cap;
  221. }
  222. static inline bool afu_is_ocxl_lisn(struct afu *afu)
  223. {
  224. return afu_has_cap(afu, SISL_INTVER_CAP_OCXL_LISN);
  225. }
  226. static inline bool afu_is_afu_debug(struct afu *afu)
  227. {
  228. return afu_has_cap(afu, SISL_INTVER_CAP_AFU_DEBUG);
  229. }
  230. static inline bool afu_is_lun_provision(struct afu *afu)
  231. {
  232. return afu_has_cap(afu, SISL_INTVER_CAP_LUN_PROVISION);
  233. }
  234. static inline bool afu_is_sq_cmd_mode(struct afu *afu)
  235. {
  236. return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE);
  237. }
  238. static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu)
  239. {
  240. return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE);
  241. }
  242. static inline u64 lun_to_lunid(u64 lun)
  243. {
  244. __be64 lun_id;
  245. int_to_scsilun(lun, (struct scsi_lun *)&lun_id);
  246. return be64_to_cpu(lun_id);
  247. }
  248. static inline struct fc_port_bank __iomem *get_fc_port_bank(
  249. struct cxlflash_cfg *cfg, int i)
  250. {
  251. struct afu *afu = cfg->afu;
  252. return &afu->afu_map->global.bank[CHAN2PORTBANK(i)];
  253. }
  254. static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i)
  255. {
  256. struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
  257. return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0];
  258. }
  259. static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i)
  260. {
  261. struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
  262. return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0];
  263. }
  264. int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode);
  265. void cxlflash_list_init(void);
  266. void cxlflash_term_global_luns(void);
  267. void cxlflash_free_errpage(void);
  268. int cxlflash_ioctl(struct scsi_device *sdev, int cmd, void __user *arg);
  269. void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg);
  270. int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg);
  271. void cxlflash_term_local_luns(struct cxlflash_cfg *cfg);
  272. void cxlflash_restore_luntable(struct cxlflash_cfg *cfg);
  273. #endif /* ifndef _CXLFLASH_COMMON_H */