bfa_defs.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. /*
  2. * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
  3. * Copyright (c) 2014- QLogic Corporation.
  4. * All rights reserved
  5. * www.qlogic.com
  6. *
  7. * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License (GPL) Version 2 as
  11. * published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. */
  18. #ifndef __BFA_DEFS_H__
  19. #define __BFA_DEFS_H__
  20. #include "bfa_fc.h"
  21. #include "bfad_drv.h"
  22. #define BFA_MFG_SERIALNUM_SIZE 11
  23. #define STRSZ(_n) (((_n) + 4) & ~3)
  24. /*
  25. * Manufacturing card type
  26. */
  27. enum {
  28. BFA_MFG_TYPE_CB_MAX = 825, /* Crossbow card type max */
  29. BFA_MFG_TYPE_FC8P2 = 825, /* 8G 2port FC card */
  30. BFA_MFG_TYPE_FC8P1 = 815, /* 8G 1port FC card */
  31. BFA_MFG_TYPE_FC4P2 = 425, /* 4G 2port FC card */
  32. BFA_MFG_TYPE_FC4P1 = 415, /* 4G 1port FC card */
  33. BFA_MFG_TYPE_CNA10P2 = 1020, /* 10G 2port CNA card */
  34. BFA_MFG_TYPE_CNA10P1 = 1010, /* 10G 1port CNA card */
  35. BFA_MFG_TYPE_JAYHAWK = 804, /* Jayhawk mezz card */
  36. BFA_MFG_TYPE_WANCHESE = 1007, /* Wanchese mezz card */
  37. BFA_MFG_TYPE_ASTRA = 807, /* Astra mezz card */
  38. BFA_MFG_TYPE_LIGHTNING_P0 = 902, /* Lightning mezz card - old */
  39. BFA_MFG_TYPE_LIGHTNING = 1741, /* Lightning mezz card */
  40. BFA_MFG_TYPE_PROWLER_F = 1560, /* Prowler FC only cards */
  41. BFA_MFG_TYPE_PROWLER_N = 1410, /* Prowler NIC only cards */
  42. BFA_MFG_TYPE_PROWLER_C = 1710, /* Prowler CNA only cards */
  43. BFA_MFG_TYPE_PROWLER_D = 1860, /* Prowler Dual cards */
  44. BFA_MFG_TYPE_CHINOOK = 1867, /* Chinook cards */
  45. BFA_MFG_TYPE_CHINOOK2 = 1869, /*!< Chinook2 cards */
  46. BFA_MFG_TYPE_INVALID = 0, /* Invalid card type */
  47. };
  48. #pragma pack(1)
  49. /*
  50. * Check if Mezz card
  51. */
  52. #define bfa_mfg_is_mezz(type) (( \
  53. (type) == BFA_MFG_TYPE_JAYHAWK || \
  54. (type) == BFA_MFG_TYPE_WANCHESE || \
  55. (type) == BFA_MFG_TYPE_ASTRA || \
  56. (type) == BFA_MFG_TYPE_LIGHTNING_P0 || \
  57. (type) == BFA_MFG_TYPE_LIGHTNING || \
  58. (type) == BFA_MFG_TYPE_CHINOOK || \
  59. (type) == BFA_MFG_TYPE_CHINOOK2))
  60. /*
  61. * Check if the card having old wwn/mac handling
  62. */
  63. #define bfa_mfg_is_old_wwn_mac_model(type) (( \
  64. (type) == BFA_MFG_TYPE_FC8P2 || \
  65. (type) == BFA_MFG_TYPE_FC8P1 || \
  66. (type) == BFA_MFG_TYPE_FC4P2 || \
  67. (type) == BFA_MFG_TYPE_FC4P1 || \
  68. (type) == BFA_MFG_TYPE_CNA10P2 || \
  69. (type) == BFA_MFG_TYPE_CNA10P1 || \
  70. (type) == BFA_MFG_TYPE_JAYHAWK || \
  71. (type) == BFA_MFG_TYPE_WANCHESE))
  72. #define bfa_mfg_increment_wwn_mac(m, i) \
  73. do { \
  74. u32 t = ((u32)(m)[0] << 16) | ((u32)(m)[1] << 8) | \
  75. (u32)(m)[2]; \
  76. t += (i); \
  77. (m)[0] = (t >> 16) & 0xFF; \
  78. (m)[1] = (t >> 8) & 0xFF; \
  79. (m)[2] = t & 0xFF; \
  80. } while (0)
  81. /*
  82. * VPD data length
  83. */
  84. #define BFA_MFG_VPD_LEN 512
  85. /*
  86. * VPD vendor tag
  87. */
  88. enum {
  89. BFA_MFG_VPD_UNKNOWN = 0, /* vendor unknown */
  90. BFA_MFG_VPD_IBM = 1, /* vendor IBM */
  91. BFA_MFG_VPD_HP = 2, /* vendor HP */
  92. BFA_MFG_VPD_DELL = 3, /* vendor DELL */
  93. BFA_MFG_VPD_PCI_IBM = 0x08, /* PCI VPD IBM */
  94. BFA_MFG_VPD_PCI_HP = 0x10, /* PCI VPD HP */
  95. BFA_MFG_VPD_PCI_DELL = 0x20, /* PCI VPD DELL */
  96. BFA_MFG_VPD_PCI_BRCD = 0xf8, /* PCI VPD Brocade */
  97. };
  98. /*
  99. * All numerical fields are in big-endian format.
  100. */
  101. struct bfa_mfg_vpd_s {
  102. u8 version; /* vpd data version */
  103. u8 vpd_sig[3]; /* characters 'V', 'P', 'D' */
  104. u8 chksum; /* u8 checksum */
  105. u8 vendor; /* vendor */
  106. u8 len; /* vpd data length excluding header */
  107. u8 rsv;
  108. u8 data[BFA_MFG_VPD_LEN]; /* vpd data */
  109. };
  110. #pragma pack()
  111. /*
  112. * Status return values
  113. */
  114. enum bfa_status {
  115. BFA_STATUS_OK = 0, /* Success */
  116. BFA_STATUS_FAILED = 1, /* Operation failed */
  117. BFA_STATUS_EINVAL = 2, /* Invalid params Check input
  118. * parameters */
  119. BFA_STATUS_ENOMEM = 3, /* Out of resources */
  120. BFA_STATUS_ETIMER = 5, /* Timer expired - Retry, if persists,
  121. * contact support */
  122. BFA_STATUS_EPROTOCOL = 6, /* Protocol error */
  123. BFA_STATUS_BADFLASH = 9, /* Flash is bad */
  124. BFA_STATUS_SFP_UNSUPP = 10, /* Unsupported SFP - Replace SFP */
  125. BFA_STATUS_UNKNOWN_VFID = 11, /* VF_ID not found */
  126. BFA_STATUS_DATACORRUPTED = 12, /* Diag returned data corrupted */
  127. BFA_STATUS_DEVBUSY = 13, /* Device busy - Retry operation */
  128. BFA_STATUS_HDMA_FAILED = 16, /* Host dma failed contact support */
  129. BFA_STATUS_FLASH_BAD_LEN = 17, /* Flash bad length */
  130. BFA_STATUS_UNKNOWN_LWWN = 18, /* LPORT PWWN not found */
  131. BFA_STATUS_UNKNOWN_RWWN = 19, /* RPORT PWWN not found */
  132. BFA_STATUS_VPORT_EXISTS = 21, /* VPORT already exists */
  133. BFA_STATUS_VPORT_MAX = 22, /* Reached max VPORT supported limit */
  134. BFA_STATUS_UNSUPP_SPEED = 23, /* Invalid Speed Check speed setting */
  135. BFA_STATUS_INVLD_DFSZ = 24, /* Invalid Max data field size */
  136. BFA_STATUS_CMD_NOTSUPP = 26, /* Command/API not supported */
  137. BFA_STATUS_FABRIC_RJT = 29, /* Reject from attached fabric */
  138. BFA_STATUS_UNKNOWN_VWWN = 30, /* VPORT PWWN not found */
  139. BFA_STATUS_PORT_OFFLINE = 34, /* Port is not online */
  140. BFA_STATUS_VPORT_WWN_BP = 46, /* WWN is same as base port's WWN */
  141. BFA_STATUS_PORT_NOT_DISABLED = 47, /* Port not disabled disable port */
  142. BFA_STATUS_NO_FCPIM_NEXUS = 52, /* No FCP Nexus exists with the rport */
  143. BFA_STATUS_IOC_FAILURE = 56, /* IOC failure - Retry, if persists
  144. * contact support */
  145. BFA_STATUS_INVALID_WWN = 57, /* Invalid WWN */
  146. BFA_STATUS_ADAPTER_ENABLED = 60, /* Adapter is not disabled */
  147. BFA_STATUS_IOC_NON_OP = 61, /* IOC is not operational */
  148. BFA_STATUS_VERSION_FAIL = 70, /* Application/Driver version mismatch */
  149. BFA_STATUS_DIAG_BUSY = 71, /* diag busy */
  150. BFA_STATUS_BEACON_ON = 72, /* Port Beacon already on */
  151. BFA_STATUS_ENOFSAVE = 78, /* No saved firmware trace */
  152. BFA_STATUS_IOC_DISABLED = 82, /* IOC is already disabled */
  153. BFA_STATUS_ERROR_TRL_ENABLED = 87, /* TRL is enabled */
  154. BFA_STATUS_ERROR_QOS_ENABLED = 88, /* QoS is enabled */
  155. BFA_STATUS_NO_SFP_DEV = 89, /* No SFP device check or replace SFP */
  156. BFA_STATUS_MEMTEST_FAILED = 90, /* Memory test failed contact support */
  157. BFA_STATUS_LEDTEST_OP = 109, /* LED test is operating */
  158. BFA_STATUS_INVALID_MAC = 134, /* Invalid MAC address */
  159. BFA_STATUS_CMD_NOTSUPP_CNA = 146, /* Command not supported for CNA */
  160. BFA_STATUS_PBC = 154, /* Operation not allowed for pre-boot
  161. * configuration */
  162. BFA_STATUS_BAD_FWCFG = 156, /* Bad firmware configuration */
  163. BFA_STATUS_INVALID_VENDOR = 158, /* Invalid switch vendor */
  164. BFA_STATUS_SFP_NOT_READY = 159, /* SFP info is not ready. Retry */
  165. BFA_STATUS_TRUNK_ENABLED = 164, /* Trunk is already enabled on
  166. * this adapter */
  167. BFA_STATUS_TRUNK_DISABLED = 165, /* Trunking is disabled on
  168. * the adapter */
  169. BFA_STATUS_IOPROFILE_OFF = 175, /* IO profile OFF */
  170. BFA_STATUS_PHY_NOT_PRESENT = 183, /* PHY module not present */
  171. BFA_STATUS_FEATURE_NOT_SUPPORTED = 192, /* Feature not supported */
  172. BFA_STATUS_ENTRY_EXISTS = 193, /* Entry already exists */
  173. BFA_STATUS_ENTRY_NOT_EXISTS = 194, /* Entry does not exist */
  174. BFA_STATUS_NO_CHANGE = 195, /* Feature already in that state */
  175. BFA_STATUS_FAA_ENABLED = 197, /* FAA is already enabled */
  176. BFA_STATUS_FAA_DISABLED = 198, /* FAA is already disabled */
  177. BFA_STATUS_FAA_ACQUIRED = 199, /* FAA is already acquired */
  178. BFA_STATUS_FAA_ACQ_ADDR = 200, /* Acquiring addr */
  179. BFA_STATUS_BBCR_FC_ONLY = 201, /*!< BBCredit Recovery is supported for *
  180. * FC mode only */
  181. BFA_STATUS_ERROR_TRUNK_ENABLED = 203, /* Trunk enabled on adapter */
  182. BFA_STATUS_MAX_ENTRY_REACHED = 212, /* MAX entry reached */
  183. BFA_STATUS_TOPOLOGY_LOOP = 230, /* Topology is set to Loop */
  184. BFA_STATUS_LOOP_UNSUPP_MEZZ = 231, /* Loop topology is not supported
  185. * on mezz cards */
  186. BFA_STATUS_INVALID_BW = 233, /* Invalid bandwidth value */
  187. BFA_STATUS_QOS_BW_INVALID = 234, /* Invalid QOS bandwidth
  188. * configuration */
  189. BFA_STATUS_DPORT_ENABLED = 235, /* D-port mode is already enabled */
  190. BFA_STATUS_DPORT_DISABLED = 236, /* D-port mode is already disabled */
  191. BFA_STATUS_CMD_NOTSUPP_MEZZ = 239, /* Cmd not supported for MEZZ card */
  192. BFA_STATUS_FRU_NOT_PRESENT = 240, /* fru module not present */
  193. BFA_STATUS_DPORT_NO_SFP = 243, /* SFP is not present.\n D-port will be
  194. * enabled but it will be operational
  195. * only after inserting a valid SFP. */
  196. BFA_STATUS_DPORT_ERR = 245, /* D-port mode is enabled */
  197. BFA_STATUS_DPORT_ENOSYS = 254, /* Switch has no D_Port functionality */
  198. BFA_STATUS_DPORT_CANT_PERF = 255, /* Switch port is not D_Port capable
  199. * or D_Port is disabled */
  200. BFA_STATUS_DPORT_LOGICALERR = 256, /* Switch D_Port fail */
  201. BFA_STATUS_DPORT_SWBUSY = 257, /* Switch port busy */
  202. BFA_STATUS_ERR_BBCR_SPEED_UNSUPPORT = 258, /*!< BB credit recovery is
  203. * supported at max port speed alone */
  204. BFA_STATUS_ERROR_BBCR_ENABLED = 259, /*!< BB credit recovery
  205. * is enabled */
  206. BFA_STATUS_INVALID_BBSCN = 260, /*!< Invalid BBSCN value.
  207. * Valid range is [1-15] */
  208. BFA_STATUS_DDPORT_ERR = 261, /* Dynamic D_Port mode is active.\n To
  209. * exit dynamic mode, disable D_Port on
  210. * the remote port */
  211. BFA_STATUS_DPORT_SFPWRAP_ERR = 262, /* Clear e/o_wrap fail, check or
  212. * replace SFP */
  213. BFA_STATUS_BBCR_CFG_NO_CHANGE = 265, /*!< BBCR is operational.
  214. * Disable BBCR and try this operation again. */
  215. BFA_STATUS_DPORT_SW_NOTREADY = 268, /* Remote port is not ready to
  216. * start dport test. Check remote
  217. * port status. */
  218. BFA_STATUS_DPORT_INV_SFP = 271, /* Invalid SFP for D-PORT mode. */
  219. BFA_STATUS_DPORT_CMD_NOTSUPP = 273, /* Dport is not supported by
  220. * remote port */
  221. BFA_STATUS_MAX_VAL /* Unknown error code */
  222. };
  223. #define bfa_status_t enum bfa_status
  224. enum bfa_eproto_status {
  225. BFA_EPROTO_BAD_ACCEPT = 0,
  226. BFA_EPROTO_UNKNOWN_RSP = 1
  227. };
  228. #define bfa_eproto_status_t enum bfa_eproto_status
  229. enum bfa_boolean {
  230. BFA_FALSE = 0,
  231. BFA_TRUE = 1
  232. };
  233. #define bfa_boolean_t enum bfa_boolean
  234. #define BFA_STRING_32 32
  235. #define BFA_VERSION_LEN 64
  236. /*
  237. * ---------------------- adapter definitions ------------
  238. */
  239. /*
  240. * BFA adapter level attributes.
  241. */
  242. enum {
  243. BFA_ADAPTER_SERIAL_NUM_LEN = STRSZ(BFA_MFG_SERIALNUM_SIZE),
  244. /*
  245. *!< adapter serial num length
  246. */
  247. BFA_ADAPTER_MODEL_NAME_LEN = 16, /* model name length */
  248. BFA_ADAPTER_MODEL_DESCR_LEN = 128, /* model description length */
  249. BFA_ADAPTER_MFG_NAME_LEN = 8, /* manufacturer name length */
  250. BFA_ADAPTER_SYM_NAME_LEN = 64, /* adapter symbolic name length */
  251. BFA_ADAPTER_OS_TYPE_LEN = 64, /* adapter os type length */
  252. BFA_ADAPTER_UUID_LEN = 16, /* adapter uuid length */
  253. };
  254. struct bfa_adapter_attr_s {
  255. char manufacturer[BFA_ADAPTER_MFG_NAME_LEN];
  256. char serial_num[BFA_ADAPTER_SERIAL_NUM_LEN];
  257. u32 card_type;
  258. char model[BFA_ADAPTER_MODEL_NAME_LEN];
  259. char model_descr[BFA_ADAPTER_MODEL_DESCR_LEN];
  260. wwn_t pwwn;
  261. char node_symname[FC_SYMNAME_MAX];
  262. char hw_ver[BFA_VERSION_LEN];
  263. char fw_ver[BFA_VERSION_LEN];
  264. char optrom_ver[BFA_VERSION_LEN];
  265. char os_type[BFA_ADAPTER_OS_TYPE_LEN];
  266. struct bfa_mfg_vpd_s vpd;
  267. struct mac_s mac;
  268. u8 nports;
  269. u8 max_speed;
  270. u8 prototype;
  271. char asic_rev;
  272. u8 pcie_gen;
  273. u8 pcie_lanes_orig;
  274. u8 pcie_lanes;
  275. u8 cna_capable;
  276. u8 is_mezz;
  277. u8 trunk_capable;
  278. u8 mfg_day; /* manufacturing day */
  279. u8 mfg_month; /* manufacturing month */
  280. u16 mfg_year; /* manufacturing year */
  281. u16 rsvd;
  282. u8 uuid[BFA_ADAPTER_UUID_LEN];
  283. };
  284. /*
  285. * ---------------------- IOC definitions ------------
  286. */
  287. enum {
  288. BFA_IOC_DRIVER_LEN = 16,
  289. BFA_IOC_CHIP_REV_LEN = 8,
  290. };
  291. /*
  292. * Driver and firmware versions.
  293. */
  294. struct bfa_ioc_driver_attr_s {
  295. char driver[BFA_IOC_DRIVER_LEN]; /* driver name */
  296. char driver_ver[BFA_VERSION_LEN]; /* driver version */
  297. char fw_ver[BFA_VERSION_LEN]; /* firmware version */
  298. char bios_ver[BFA_VERSION_LEN]; /* bios version */
  299. char efi_ver[BFA_VERSION_LEN]; /* EFI version */
  300. char ob_ver[BFA_VERSION_LEN]; /* openboot version */
  301. };
  302. /*
  303. * IOC PCI device attributes
  304. */
  305. struct bfa_ioc_pci_attr_s {
  306. u16 vendor_id; /* PCI vendor ID */
  307. u16 device_id; /* PCI device ID */
  308. u16 ssid; /* subsystem ID */
  309. u16 ssvid; /* subsystem vendor ID */
  310. u32 pcifn; /* PCI device function */
  311. u32 rsvd; /* padding */
  312. char chip_rev[BFA_IOC_CHIP_REV_LEN]; /* chip revision */
  313. };
  314. /*
  315. * IOC states
  316. */
  317. enum bfa_ioc_state {
  318. BFA_IOC_UNINIT = 1, /* IOC is in uninit state */
  319. BFA_IOC_RESET = 2, /* IOC is in reset state */
  320. BFA_IOC_SEMWAIT = 3, /* Waiting for IOC h/w semaphore */
  321. BFA_IOC_HWINIT = 4, /* IOC h/w is being initialized */
  322. BFA_IOC_GETATTR = 5, /* IOC is being configured */
  323. BFA_IOC_OPERATIONAL = 6, /* IOC is operational */
  324. BFA_IOC_INITFAIL = 7, /* IOC hardware failure */
  325. BFA_IOC_FAIL = 8, /* IOC heart-beat failure */
  326. BFA_IOC_DISABLING = 9, /* IOC is being disabled */
  327. BFA_IOC_DISABLED = 10, /* IOC is disabled */
  328. BFA_IOC_FWMISMATCH = 11, /* IOC f/w different from drivers */
  329. BFA_IOC_ENABLING = 12, /* IOC is being enabled */
  330. BFA_IOC_HWFAIL = 13, /* PCI mapping doesn't exist */
  331. BFA_IOC_ACQ_ADDR = 14, /* Acquiring addr from fabric */
  332. };
  333. /*
  334. * IOC firmware stats
  335. */
  336. struct bfa_fw_ioc_stats_s {
  337. u32 enable_reqs;
  338. u32 disable_reqs;
  339. u32 get_attr_reqs;
  340. u32 dbg_sync;
  341. u32 dbg_dump;
  342. u32 unknown_reqs;
  343. };
  344. /*
  345. * IOC driver stats
  346. */
  347. struct bfa_ioc_drv_stats_s {
  348. u32 ioc_isrs;
  349. u32 ioc_enables;
  350. u32 ioc_disables;
  351. u32 ioc_hbfails;
  352. u32 ioc_boots;
  353. u32 stats_tmos;
  354. u32 hb_count;
  355. u32 disable_reqs;
  356. u32 enable_reqs;
  357. u32 disable_replies;
  358. u32 enable_replies;
  359. u32 rsvd;
  360. };
  361. /*
  362. * IOC statistics
  363. */
  364. struct bfa_ioc_stats_s {
  365. struct bfa_ioc_drv_stats_s drv_stats; /* driver IOC stats */
  366. struct bfa_fw_ioc_stats_s fw_stats; /* firmware IOC stats */
  367. };
  368. enum bfa_ioc_type_e {
  369. BFA_IOC_TYPE_FC = 1,
  370. BFA_IOC_TYPE_FCoE = 2,
  371. BFA_IOC_TYPE_LL = 3,
  372. };
  373. /*
  374. * IOC attributes returned in queries
  375. */
  376. struct bfa_ioc_attr_s {
  377. enum bfa_ioc_type_e ioc_type;
  378. enum bfa_ioc_state state; /* IOC state */
  379. struct bfa_adapter_attr_s adapter_attr; /* HBA attributes */
  380. struct bfa_ioc_driver_attr_s driver_attr; /* driver attr */
  381. struct bfa_ioc_pci_attr_s pci_attr;
  382. u8 port_id; /* port number */
  383. u8 port_mode; /* bfa_mode_s */
  384. u8 cap_bm; /* capability */
  385. u8 port_mode_cfg; /* bfa_mode_s */
  386. u8 def_fn; /* 1 if default fn */
  387. u8 rsvd[3]; /* 64bit align */
  388. };
  389. /*
  390. * AEN related definitions
  391. */
  392. enum bfa_aen_category {
  393. BFA_AEN_CAT_ADAPTER = 1,
  394. BFA_AEN_CAT_PORT = 2,
  395. BFA_AEN_CAT_LPORT = 3,
  396. BFA_AEN_CAT_RPORT = 4,
  397. BFA_AEN_CAT_ITNIM = 5,
  398. BFA_AEN_CAT_AUDIT = 8,
  399. BFA_AEN_CAT_IOC = 9,
  400. };
  401. /* BFA adapter level events */
  402. enum bfa_adapter_aen_event {
  403. BFA_ADAPTER_AEN_ADD = 1, /* New Adapter found event */
  404. BFA_ADAPTER_AEN_REMOVE = 2, /* Adapter removed event */
  405. };
  406. struct bfa_adapter_aen_data_s {
  407. char serial_num[BFA_ADAPTER_SERIAL_NUM_LEN];
  408. u32 nports; /* Number of NPorts */
  409. wwn_t pwwn; /* WWN of one of its physical port */
  410. };
  411. /* BFA physical port Level events */
  412. enum bfa_port_aen_event {
  413. BFA_PORT_AEN_ONLINE = 1, /* Physical Port online event */
  414. BFA_PORT_AEN_OFFLINE = 2, /* Physical Port offline event */
  415. BFA_PORT_AEN_RLIR = 3, /* RLIR event, not supported */
  416. BFA_PORT_AEN_SFP_INSERT = 4, /* SFP inserted event */
  417. BFA_PORT_AEN_SFP_REMOVE = 5, /* SFP removed event */
  418. BFA_PORT_AEN_SFP_POM = 6, /* SFP POM event */
  419. BFA_PORT_AEN_ENABLE = 7, /* Physical Port enable event */
  420. BFA_PORT_AEN_DISABLE = 8, /* Physical Port disable event */
  421. BFA_PORT_AEN_AUTH_ON = 9, /* Physical Port auth success event */
  422. BFA_PORT_AEN_AUTH_OFF = 10, /* Physical Port auth fail event */
  423. BFA_PORT_AEN_DISCONNECT = 11, /* Physical Port disconnect event */
  424. BFA_PORT_AEN_QOS_NEG = 12, /* Base Port QOS negotiation event */
  425. BFA_PORT_AEN_FABRIC_NAME_CHANGE = 13, /* Fabric Name/WWN change */
  426. BFA_PORT_AEN_SFP_ACCESS_ERROR = 14, /* SFP read error event */
  427. BFA_PORT_AEN_SFP_UNSUPPORT = 15, /* Unsupported SFP event */
  428. };
  429. enum bfa_port_aen_sfp_pom {
  430. BFA_PORT_AEN_SFP_POM_GREEN = 1, /* Normal */
  431. BFA_PORT_AEN_SFP_POM_AMBER = 2, /* Warning */
  432. BFA_PORT_AEN_SFP_POM_RED = 3, /* Critical */
  433. BFA_PORT_AEN_SFP_POM_MAX = BFA_PORT_AEN_SFP_POM_RED
  434. };
  435. struct bfa_port_aen_data_s {
  436. wwn_t pwwn; /* WWN of the physical port */
  437. wwn_t fwwn; /* WWN of the fabric port */
  438. u32 phy_port_num; /* For SFP related events */
  439. u16 ioc_type;
  440. u16 level; /* Only transitions will be informed */
  441. mac_t mac; /* MAC address of the ethernet port */
  442. u16 rsvd;
  443. };
  444. /* BFA AEN logical port events */
  445. enum bfa_lport_aen_event {
  446. BFA_LPORT_AEN_NEW = 1, /* LPort created event */
  447. BFA_LPORT_AEN_DELETE = 2, /* LPort deleted event */
  448. BFA_LPORT_AEN_ONLINE = 3, /* LPort online event */
  449. BFA_LPORT_AEN_OFFLINE = 4, /* LPort offline event */
  450. BFA_LPORT_AEN_DISCONNECT = 5, /* LPort disconnect event */
  451. BFA_LPORT_AEN_NEW_PROP = 6, /* VPort created event */
  452. BFA_LPORT_AEN_DELETE_PROP = 7, /* VPort deleted event */
  453. BFA_LPORT_AEN_NEW_STANDARD = 8, /* VPort created event */
  454. BFA_LPORT_AEN_DELETE_STANDARD = 9, /* VPort deleted event */
  455. BFA_LPORT_AEN_NPIV_DUP_WWN = 10, /* VPort with duplicate WWN */
  456. BFA_LPORT_AEN_NPIV_FABRIC_MAX = 11, /* Max NPIV in fabric/fport */
  457. BFA_LPORT_AEN_NPIV_UNKNOWN = 12, /* Unknown NPIV Error code */
  458. };
  459. struct bfa_lport_aen_data_s {
  460. u16 vf_id; /* vf_id of this logical port */
  461. u16 roles; /* Logical port mode,IM/TM/IP etc */
  462. u32 rsvd;
  463. wwn_t ppwwn; /* WWN of its physical port */
  464. wwn_t lpwwn; /* WWN of this logical port */
  465. };
  466. /* BFA ITNIM events */
  467. enum bfa_itnim_aen_event {
  468. BFA_ITNIM_AEN_ONLINE = 1, /* Target online */
  469. BFA_ITNIM_AEN_OFFLINE = 2, /* Target offline */
  470. BFA_ITNIM_AEN_DISCONNECT = 3, /* Target disconnected */
  471. };
  472. struct bfa_itnim_aen_data_s {
  473. u16 vf_id; /* vf_id of the IT nexus */
  474. u16 rsvd[3];
  475. wwn_t ppwwn; /* WWN of its physical port */
  476. wwn_t lpwwn; /* WWN of logical port */
  477. wwn_t rpwwn; /* WWN of remote(target) port */
  478. };
  479. /* BFA audit events */
  480. enum bfa_audit_aen_event {
  481. BFA_AUDIT_AEN_AUTH_ENABLE = 1,
  482. BFA_AUDIT_AEN_AUTH_DISABLE = 2,
  483. BFA_AUDIT_AEN_FLASH_ERASE = 3,
  484. BFA_AUDIT_AEN_FLASH_UPDATE = 4,
  485. };
  486. struct bfa_audit_aen_data_s {
  487. wwn_t pwwn;
  488. int partition_inst;
  489. int partition_type;
  490. };
  491. /* BFA IOC level events */
  492. enum bfa_ioc_aen_event {
  493. BFA_IOC_AEN_HBGOOD = 1, /* Heart Beat restore event */
  494. BFA_IOC_AEN_HBFAIL = 2, /* Heart Beat failure event */
  495. BFA_IOC_AEN_ENABLE = 3, /* IOC enabled event */
  496. BFA_IOC_AEN_DISABLE = 4, /* IOC disabled event */
  497. BFA_IOC_AEN_FWMISMATCH = 5, /* IOC firmware mismatch */
  498. BFA_IOC_AEN_FWCFG_ERROR = 6, /* IOC firmware config error */
  499. BFA_IOC_AEN_INVALID_VENDOR = 7,
  500. BFA_IOC_AEN_INVALID_NWWN = 8, /* Zero NWWN */
  501. BFA_IOC_AEN_INVALID_PWWN = 9 /* Zero PWWN */
  502. };
  503. struct bfa_ioc_aen_data_s {
  504. wwn_t pwwn;
  505. u16 ioc_type;
  506. mac_t mac;
  507. };
  508. /*
  509. * ---------------------- mfg definitions ------------
  510. */
  511. /*
  512. * Checksum size
  513. */
  514. #define BFA_MFG_CHKSUM_SIZE 16
  515. #define BFA_MFG_PARTNUM_SIZE 14
  516. #define BFA_MFG_SUPPLIER_ID_SIZE 10
  517. #define BFA_MFG_SUPPLIER_PARTNUM_SIZE 20
  518. #define BFA_MFG_SUPPLIER_SERIALNUM_SIZE 20
  519. #define BFA_MFG_SUPPLIER_REVISION_SIZE 4
  520. /*
  521. * Initial capability definition
  522. */
  523. #define BFA_MFG_IC_FC 0x01
  524. #define BFA_MFG_IC_ETH 0x02
  525. /*
  526. * Adapter capability mask definition
  527. */
  528. #define BFA_CM_HBA 0x01
  529. #define BFA_CM_CNA 0x02
  530. #define BFA_CM_NIC 0x04
  531. #define BFA_CM_FC16G 0x08
  532. #define BFA_CM_SRIOV 0x10
  533. #define BFA_CM_MEZZ 0x20
  534. #pragma pack(1)
  535. /*
  536. * All numerical fields are in big-endian format.
  537. */
  538. struct bfa_mfg_block_s {
  539. u8 version; /*!< manufacturing block version */
  540. u8 mfg_sig[3]; /*!< characters 'M', 'F', 'G' */
  541. u16 mfgsize; /*!< mfg block size */
  542. u16 u16_chksum; /*!< old u16 checksum */
  543. char brcd_serialnum[STRSZ(BFA_MFG_SERIALNUM_SIZE)];
  544. char brcd_partnum[STRSZ(BFA_MFG_PARTNUM_SIZE)];
  545. u8 mfg_day; /*!< manufacturing day */
  546. u8 mfg_month; /*!< manufacturing month */
  547. u16 mfg_year; /*!< manufacturing year */
  548. wwn_t mfg_wwn; /*!< wwn base for this adapter */
  549. u8 num_wwn; /*!< number of wwns assigned */
  550. u8 mfg_speeds; /*!< speeds allowed for this adapter */
  551. u8 rsv[2];
  552. char supplier_id[STRSZ(BFA_MFG_SUPPLIER_ID_SIZE)];
  553. char supplier_partnum[STRSZ(BFA_MFG_SUPPLIER_PARTNUM_SIZE)];
  554. char supplier_serialnum[STRSZ(BFA_MFG_SUPPLIER_SERIALNUM_SIZE)];
  555. char supplier_revision[STRSZ(BFA_MFG_SUPPLIER_REVISION_SIZE)];
  556. mac_t mfg_mac; /*!< base mac address */
  557. u8 num_mac; /*!< number of mac addresses */
  558. u8 rsv2;
  559. u32 card_type; /*!< card type */
  560. char cap_nic; /*!< capability nic */
  561. char cap_cna; /*!< capability cna */
  562. char cap_hba; /*!< capability hba */
  563. char cap_fc16g; /*!< capability fc 16g */
  564. char cap_sriov; /*!< capability sriov */
  565. char cap_mezz; /*!< capability mezz */
  566. u8 rsv3;
  567. u8 mfg_nports; /*!< number of ports */
  568. char media[8]; /*!< xfi/xaui */
  569. char initial_mode[8]; /*!< initial mode: hba/cna/nic */
  570. u8 rsv4[84];
  571. u8 md5_chksum[BFA_MFG_CHKSUM_SIZE]; /*!< md5 checksum */
  572. };
  573. #pragma pack()
  574. /*
  575. * ---------------------- pci definitions ------------
  576. */
  577. /*
  578. * PCI device and vendor ID information
  579. */
  580. enum {
  581. BFA_PCI_VENDOR_ID_BROCADE = 0x1657,
  582. BFA_PCI_DEVICE_ID_FC_8G2P = 0x13,
  583. BFA_PCI_DEVICE_ID_FC_8G1P = 0x17,
  584. BFA_PCI_DEVICE_ID_CT = 0x14,
  585. BFA_PCI_DEVICE_ID_CT_FC = 0x21,
  586. BFA_PCI_DEVICE_ID_CT2 = 0x22,
  587. BFA_PCI_DEVICE_ID_CT2_QUAD = 0x23,
  588. };
  589. #define bfa_asic_id_cb(__d) \
  590. ((__d) == BFA_PCI_DEVICE_ID_FC_8G2P || \
  591. (__d) == BFA_PCI_DEVICE_ID_FC_8G1P)
  592. #define bfa_asic_id_ct(__d) \
  593. ((__d) == BFA_PCI_DEVICE_ID_CT || \
  594. (__d) == BFA_PCI_DEVICE_ID_CT_FC)
  595. #define bfa_asic_id_ct2(__d) \
  596. ((__d) == BFA_PCI_DEVICE_ID_CT2 || \
  597. (__d) == BFA_PCI_DEVICE_ID_CT2_QUAD)
  598. #define bfa_asic_id_ctc(__d) \
  599. (bfa_asic_id_ct(__d) || bfa_asic_id_ct2(__d))
  600. /*
  601. * PCI sub-system device and vendor ID information
  602. */
  603. enum {
  604. BFA_PCI_FCOE_SSDEVICE_ID = 0x14,
  605. BFA_PCI_CT2_SSID_FCoE = 0x22,
  606. BFA_PCI_CT2_SSID_ETH = 0x23,
  607. BFA_PCI_CT2_SSID_FC = 0x24,
  608. };
  609. /*
  610. * Maximum number of device address ranges mapped through different BAR(s)
  611. */
  612. #define BFA_PCI_ACCESS_RANGES 1
  613. /*
  614. * Port speed settings. Each specific speed is a bit field. Use multiple
  615. * bits to specify speeds to be selected for auto-negotiation.
  616. */
  617. enum bfa_port_speed {
  618. BFA_PORT_SPEED_UNKNOWN = 0,
  619. BFA_PORT_SPEED_1GBPS = 1,
  620. BFA_PORT_SPEED_2GBPS = 2,
  621. BFA_PORT_SPEED_4GBPS = 4,
  622. BFA_PORT_SPEED_8GBPS = 8,
  623. BFA_PORT_SPEED_10GBPS = 10,
  624. BFA_PORT_SPEED_16GBPS = 16,
  625. BFA_PORT_SPEED_AUTO = 0xf,
  626. };
  627. #define bfa_port_speed_t enum bfa_port_speed
  628. enum {
  629. BFA_BOOT_BOOTLUN_MAX = 4, /* maximum boot lun per IOC */
  630. BFA_PREBOOT_BOOTLUN_MAX = 8, /* maximum preboot lun per IOC */
  631. };
  632. #define BOOT_CFG_REV1 1
  633. #define BOOT_CFG_VLAN 1
  634. /*
  635. * Boot options setting. Boot options setting determines from where
  636. * to get the boot lun information
  637. */
  638. enum bfa_boot_bootopt {
  639. BFA_BOOT_AUTO_DISCOVER = 0, /* Boot from blun provided by fabric */
  640. BFA_BOOT_STORED_BLUN = 1, /* Boot from bluns stored in flash */
  641. BFA_BOOT_FIRST_LUN = 2, /* Boot from first discovered blun */
  642. BFA_BOOT_PBC = 3, /* Boot from pbc configured blun */
  643. };
  644. #pragma pack(1)
  645. /*
  646. * Boot lun information.
  647. */
  648. struct bfa_boot_bootlun_s {
  649. wwn_t pwwn; /* port wwn of target */
  650. struct scsi_lun lun; /* 64-bit lun */
  651. };
  652. #pragma pack()
  653. /*
  654. * BOOT boot configuraton
  655. */
  656. struct bfa_boot_cfg_s {
  657. u8 version;
  658. u8 rsvd1;
  659. u16 chksum;
  660. u8 enable; /* enable/disable SAN boot */
  661. u8 speed; /* boot speed settings */
  662. u8 topology; /* boot topology setting */
  663. u8 bootopt; /* bfa_boot_bootopt_t */
  664. u32 nbluns; /* number of boot luns */
  665. u32 rsvd2;
  666. struct bfa_boot_bootlun_s blun[BFA_BOOT_BOOTLUN_MAX];
  667. struct bfa_boot_bootlun_s blun_disc[BFA_BOOT_BOOTLUN_MAX];
  668. };
  669. struct bfa_boot_pbc_s {
  670. u8 enable; /* enable/disable SAN boot */
  671. u8 speed; /* boot speed settings */
  672. u8 topology; /* boot topology setting */
  673. u8 rsvd1;
  674. u32 nbluns; /* number of boot luns */
  675. struct bfa_boot_bootlun_s pblun[BFA_PREBOOT_BOOTLUN_MAX];
  676. };
  677. struct bfa_ethboot_cfg_s {
  678. u8 version;
  679. u8 rsvd1;
  680. u16 chksum;
  681. u8 enable; /* enable/disable Eth/PXE boot */
  682. u8 rsvd2;
  683. u16 vlan;
  684. };
  685. /*
  686. * ASIC block configuration related structures
  687. */
  688. #define BFA_ABLK_MAX_PORTS 2
  689. #define BFA_ABLK_MAX_PFS 16
  690. #define BFA_ABLK_MAX 2
  691. #pragma pack(1)
  692. enum bfa_mode_s {
  693. BFA_MODE_HBA = 1,
  694. BFA_MODE_CNA = 2,
  695. BFA_MODE_NIC = 3
  696. };
  697. struct bfa_adapter_cfg_mode_s {
  698. u16 max_pf;
  699. u16 max_vf;
  700. enum bfa_mode_s mode;
  701. };
  702. struct bfa_ablk_cfg_pf_s {
  703. u16 pers;
  704. u8 port_id;
  705. u8 optrom;
  706. u8 valid;
  707. u8 sriov;
  708. u8 max_vfs;
  709. u8 rsvd[1];
  710. u16 num_qpairs;
  711. u16 num_vectors;
  712. u16 bw_min;
  713. u16 bw_max;
  714. };
  715. struct bfa_ablk_cfg_port_s {
  716. u8 mode;
  717. u8 type;
  718. u8 max_pfs;
  719. u8 rsvd[5];
  720. };
  721. struct bfa_ablk_cfg_inst_s {
  722. u8 nports;
  723. u8 max_pfs;
  724. u8 rsvd[6];
  725. struct bfa_ablk_cfg_pf_s pf_cfg[BFA_ABLK_MAX_PFS];
  726. struct bfa_ablk_cfg_port_s port_cfg[BFA_ABLK_MAX_PORTS];
  727. };
  728. struct bfa_ablk_cfg_s {
  729. struct bfa_ablk_cfg_inst_s inst[BFA_ABLK_MAX];
  730. };
  731. /*
  732. * SFP module specific
  733. */
  734. #define SFP_DIAGMON_SIZE 10 /* num bytes of diag monitor data */
  735. /* SFP state change notification event */
  736. #define BFA_SFP_SCN_REMOVED 0
  737. #define BFA_SFP_SCN_INSERTED 1
  738. #define BFA_SFP_SCN_POM 2
  739. #define BFA_SFP_SCN_FAILED 3
  740. #define BFA_SFP_SCN_UNSUPPORT 4
  741. #define BFA_SFP_SCN_VALID 5
  742. enum bfa_defs_sfp_media_e {
  743. BFA_SFP_MEDIA_UNKNOWN = 0x00,
  744. BFA_SFP_MEDIA_CU = 0x01,
  745. BFA_SFP_MEDIA_LW = 0x02,
  746. BFA_SFP_MEDIA_SW = 0x03,
  747. BFA_SFP_MEDIA_EL = 0x04,
  748. BFA_SFP_MEDIA_UNSUPPORT = 0x05,
  749. };
  750. /*
  751. * values for xmtr_tech above
  752. */
  753. enum {
  754. SFP_XMTR_TECH_CU = (1 << 0), /* copper FC-BaseT */
  755. SFP_XMTR_TECH_CP = (1 << 1), /* copper passive */
  756. SFP_XMTR_TECH_CA = (1 << 2), /* copper active */
  757. SFP_XMTR_TECH_LL = (1 << 3), /* longwave laser */
  758. SFP_XMTR_TECH_SL = (1 << 4), /* shortwave laser w/ OFC */
  759. SFP_XMTR_TECH_SN = (1 << 5), /* shortwave laser w/o OFC */
  760. SFP_XMTR_TECH_EL_INTRA = (1 << 6), /* elec intra-enclosure */
  761. SFP_XMTR_TECH_EL_INTER = (1 << 7), /* elec inter-enclosure */
  762. SFP_XMTR_TECH_LC = (1 << 8), /* longwave laser */
  763. SFP_XMTR_TECH_SA = (1 << 9)
  764. };
  765. /*
  766. * Serial ID: Data Fields -- Address A0h
  767. * Basic ID field total 64 bytes
  768. */
  769. struct sfp_srlid_base_s {
  770. u8 id; /* 00: Identifier */
  771. u8 extid; /* 01: Extended Identifier */
  772. u8 connector; /* 02: Connector */
  773. u8 xcvr[8]; /* 03-10: Transceiver */
  774. u8 encoding; /* 11: Encoding */
  775. u8 br_norm; /* 12: BR, Nominal */
  776. u8 rate_id; /* 13: Rate Identifier */
  777. u8 len_km; /* 14: Length single mode km */
  778. u8 len_100m; /* 15: Length single mode 100m */
  779. u8 len_om2; /* 16: Length om2 fiber 10m */
  780. u8 len_om1; /* 17: Length om1 fiber 10m */
  781. u8 len_cu; /* 18: Length copper 1m */
  782. u8 len_om3; /* 19: Length om3 fiber 10m */
  783. u8 vendor_name[16];/* 20-35 */
  784. u8 unalloc1;
  785. u8 vendor_oui[3]; /* 37-39 */
  786. u8 vendor_pn[16]; /* 40-55 */
  787. u8 vendor_rev[4]; /* 56-59 */
  788. u8 wavelen[2]; /* 60-61 */
  789. u8 unalloc2;
  790. u8 cc_base; /* 63: check code for base id field */
  791. };
  792. /*
  793. * Serial ID: Data Fields -- Address A0h
  794. * Extended id field total 32 bytes
  795. */
  796. struct sfp_srlid_ext_s {
  797. u8 options[2];
  798. u8 br_max;
  799. u8 br_min;
  800. u8 vendor_sn[16];
  801. u8 date_code[8];
  802. u8 diag_mon_type; /* 92: Diagnostic Monitoring type */
  803. u8 en_options;
  804. u8 sff_8472;
  805. u8 cc_ext;
  806. };
  807. /*
  808. * Diagnostic: Data Fields -- Address A2h
  809. * Diagnostic and control/status base field total 96 bytes
  810. */
  811. struct sfp_diag_base_s {
  812. /*
  813. * Alarm and warning Thresholds 40 bytes
  814. */
  815. u8 temp_high_alarm[2]; /* 00-01 */
  816. u8 temp_low_alarm[2]; /* 02-03 */
  817. u8 temp_high_warning[2]; /* 04-05 */
  818. u8 temp_low_warning[2]; /* 06-07 */
  819. u8 volt_high_alarm[2]; /* 08-09 */
  820. u8 volt_low_alarm[2]; /* 10-11 */
  821. u8 volt_high_warning[2]; /* 12-13 */
  822. u8 volt_low_warning[2]; /* 14-15 */
  823. u8 bias_high_alarm[2]; /* 16-17 */
  824. u8 bias_low_alarm[2]; /* 18-19 */
  825. u8 bias_high_warning[2]; /* 20-21 */
  826. u8 bias_low_warning[2]; /* 22-23 */
  827. u8 tx_pwr_high_alarm[2]; /* 24-25 */
  828. u8 tx_pwr_low_alarm[2]; /* 26-27 */
  829. u8 tx_pwr_high_warning[2]; /* 28-29 */
  830. u8 tx_pwr_low_warning[2]; /* 30-31 */
  831. u8 rx_pwr_high_alarm[2]; /* 32-33 */
  832. u8 rx_pwr_low_alarm[2]; /* 34-35 */
  833. u8 rx_pwr_high_warning[2]; /* 36-37 */
  834. u8 rx_pwr_low_warning[2]; /* 38-39 */
  835. u8 unallocate_1[16];
  836. /*
  837. * ext_cal_const[36]
  838. */
  839. u8 rx_pwr[20];
  840. u8 tx_i[4];
  841. u8 tx_pwr[4];
  842. u8 temp[4];
  843. u8 volt[4];
  844. u8 unallocate_2[3];
  845. u8 cc_dmi;
  846. };
  847. /*
  848. * Diagnostic: Data Fields -- Address A2h
  849. * Diagnostic and control/status extended field total 24 bytes
  850. */
  851. struct sfp_diag_ext_s {
  852. u8 diag[SFP_DIAGMON_SIZE];
  853. u8 unalloc1[4];
  854. u8 status_ctl;
  855. u8 rsvd;
  856. u8 alarm_flags[2];
  857. u8 unalloc2[2];
  858. u8 warning_flags[2];
  859. u8 ext_status_ctl[2];
  860. };
  861. /*
  862. * Diagnostic: Data Fields -- Address A2h
  863. * General Use Fields: User Writable Table - Features's Control Registers
  864. * Total 32 bytes
  865. */
  866. struct sfp_usr_eeprom_s {
  867. u8 rsvd1[2]; /* 128-129 */
  868. u8 ewrap; /* 130 */
  869. u8 rsvd2[2]; /* */
  870. u8 owrap; /* 133 */
  871. u8 rsvd3[2]; /* */
  872. u8 prbs; /* 136: PRBS 7 generator */
  873. u8 rsvd4[2]; /* */
  874. u8 tx_eqz_16; /* 139: TX Equalizer (16xFC) */
  875. u8 tx_eqz_8; /* 140: TX Equalizer (8xFC) */
  876. u8 rsvd5[2]; /* */
  877. u8 rx_emp_16; /* 143: RX Emphasis (16xFC) */
  878. u8 rx_emp_8; /* 144: RX Emphasis (8xFC) */
  879. u8 rsvd6[2]; /* */
  880. u8 tx_eye_adj; /* 147: TX eye Threshold Adjust */
  881. u8 rsvd7[3]; /* */
  882. u8 tx_eye_qctl; /* 151: TX eye Quality Control */
  883. u8 tx_eye_qres; /* 152: TX eye Quality Result */
  884. u8 rsvd8[2]; /* */
  885. u8 poh[3]; /* 155-157: Power On Hours */
  886. u8 rsvd9[2]; /* */
  887. };
  888. struct sfp_mem_s {
  889. struct sfp_srlid_base_s srlid_base;
  890. struct sfp_srlid_ext_s srlid_ext;
  891. struct sfp_diag_base_s diag_base;
  892. struct sfp_diag_ext_s diag_ext;
  893. struct sfp_usr_eeprom_s usr_eeprom;
  894. };
  895. /*
  896. * transceiver codes (SFF-8472 Rev 10.2 Table 3.5)
  897. */
  898. union sfp_xcvr_e10g_code_u {
  899. u8 b;
  900. struct {
  901. #ifdef __BIG_ENDIAN
  902. u8 e10g_unall:1; /* 10G Ethernet compliance */
  903. u8 e10g_lrm:1;
  904. u8 e10g_lr:1;
  905. u8 e10g_sr:1;
  906. u8 ib_sx:1; /* Infiniband compliance */
  907. u8 ib_lx:1;
  908. u8 ib_cu_a:1;
  909. u8 ib_cu_p:1;
  910. #else
  911. u8 ib_cu_p:1;
  912. u8 ib_cu_a:1;
  913. u8 ib_lx:1;
  914. u8 ib_sx:1; /* Infiniband compliance */
  915. u8 e10g_sr:1;
  916. u8 e10g_lr:1;
  917. u8 e10g_lrm:1;
  918. u8 e10g_unall:1; /* 10G Ethernet compliance */
  919. #endif
  920. } r;
  921. };
  922. union sfp_xcvr_so1_code_u {
  923. u8 b;
  924. struct {
  925. u8 escon:2; /* ESCON compliance code */
  926. u8 oc192_reach:1; /* SONET compliance code */
  927. u8 so_reach:2;
  928. u8 oc48_reach:3;
  929. } r;
  930. };
  931. union sfp_xcvr_so2_code_u {
  932. u8 b;
  933. struct {
  934. u8 reserved:1;
  935. u8 oc12_reach:3; /* OC12 reach */
  936. u8 reserved1:1;
  937. u8 oc3_reach:3; /* OC3 reach */
  938. } r;
  939. };
  940. union sfp_xcvr_eth_code_u {
  941. u8 b;
  942. struct {
  943. u8 base_px:1;
  944. u8 base_bx10:1;
  945. u8 e100base_fx:1;
  946. u8 e100base_lx:1;
  947. u8 e1000base_t:1;
  948. u8 e1000base_cx:1;
  949. u8 e1000base_lx:1;
  950. u8 e1000base_sx:1;
  951. } r;
  952. };
  953. struct sfp_xcvr_fc1_code_s {
  954. u8 link_len:5; /* FC link length */
  955. u8 xmtr_tech2:3;
  956. u8 xmtr_tech1:7; /* FC transmitter technology */
  957. u8 reserved1:1;
  958. };
  959. union sfp_xcvr_fc2_code_u {
  960. u8 b;
  961. struct {
  962. u8 tw_media:1; /* twin axial pair (tw) */
  963. u8 tp_media:1; /* shielded twisted pair (sp) */
  964. u8 mi_media:1; /* miniature coax (mi) */
  965. u8 tv_media:1; /* video coax (tv) */
  966. u8 m6_media:1; /* multimode, 62.5m (m6) */
  967. u8 m5_media:1; /* multimode, 50m (m5) */
  968. u8 reserved:1;
  969. u8 sm_media:1; /* single mode (sm) */
  970. } r;
  971. };
  972. union sfp_xcvr_fc3_code_u {
  973. u8 b;
  974. struct {
  975. #ifdef __BIG_ENDIAN
  976. u8 rsv4:1;
  977. u8 mb800:1; /* 800 Mbytes/sec */
  978. u8 mb1600:1; /* 1600 Mbytes/sec */
  979. u8 mb400:1; /* 400 Mbytes/sec */
  980. u8 rsv2:1;
  981. u8 mb200:1; /* 200 Mbytes/sec */
  982. u8 rsv1:1;
  983. u8 mb100:1; /* 100 Mbytes/sec */
  984. #else
  985. u8 mb100:1; /* 100 Mbytes/sec */
  986. u8 rsv1:1;
  987. u8 mb200:1; /* 200 Mbytes/sec */
  988. u8 rsv2:1;
  989. u8 mb400:1; /* 400 Mbytes/sec */
  990. u8 mb1600:1; /* 1600 Mbytes/sec */
  991. u8 mb800:1; /* 800 Mbytes/sec */
  992. u8 rsv4:1;
  993. #endif
  994. } r;
  995. };
  996. struct sfp_xcvr_s {
  997. union sfp_xcvr_e10g_code_u e10g;
  998. union sfp_xcvr_so1_code_u so1;
  999. union sfp_xcvr_so2_code_u so2;
  1000. union sfp_xcvr_eth_code_u eth;
  1001. struct sfp_xcvr_fc1_code_s fc1;
  1002. union sfp_xcvr_fc2_code_u fc2;
  1003. union sfp_xcvr_fc3_code_u fc3;
  1004. };
  1005. /*
  1006. * Flash module specific
  1007. */
  1008. #define BFA_FLASH_PART_ENTRY_SIZE 32 /* partition entry size */
  1009. #define BFA_FLASH_PART_MAX 32 /* maximal # of partitions */
  1010. enum bfa_flash_part_type {
  1011. BFA_FLASH_PART_OPTROM = 1, /* option rom partition */
  1012. BFA_FLASH_PART_FWIMG = 2, /* firmware image partition */
  1013. BFA_FLASH_PART_FWCFG = 3, /* firmware tuneable config */
  1014. BFA_FLASH_PART_DRV = 4, /* IOC driver config */
  1015. BFA_FLASH_PART_BOOT = 5, /* boot config */
  1016. BFA_FLASH_PART_ASIC = 6, /* asic bootstrap configuration */
  1017. BFA_FLASH_PART_MFG = 7, /* manufacturing block partition */
  1018. BFA_FLASH_PART_OPTROM2 = 8, /* 2nd option rom partition */
  1019. BFA_FLASH_PART_VPD = 9, /* vpd data of OEM info */
  1020. BFA_FLASH_PART_PBC = 10, /* pre-boot config */
  1021. BFA_FLASH_PART_BOOTOVL = 11, /* boot overlay partition */
  1022. BFA_FLASH_PART_LOG = 12, /* firmware log partition */
  1023. BFA_FLASH_PART_PXECFG = 13, /* pxe boot config partition */
  1024. BFA_FLASH_PART_PXEOVL = 14, /* pxe boot overlay partition */
  1025. BFA_FLASH_PART_PORTCFG = 15, /* port cfg partition */
  1026. BFA_FLASH_PART_ASICBK = 16, /* asic backup partition */
  1027. };
  1028. /*
  1029. * flash partition attributes
  1030. */
  1031. struct bfa_flash_part_attr_s {
  1032. u32 part_type; /* partition type */
  1033. u32 part_instance; /* partition instance */
  1034. u32 part_off; /* partition offset */
  1035. u32 part_size; /* partition size */
  1036. u32 part_len; /* partition content length */
  1037. u32 part_status; /* partition status */
  1038. char rsv[BFA_FLASH_PART_ENTRY_SIZE - 24];
  1039. };
  1040. /*
  1041. * flash attributes
  1042. */
  1043. struct bfa_flash_attr_s {
  1044. u32 status; /* flash overall status */
  1045. u32 npart; /* num of partitions */
  1046. struct bfa_flash_part_attr_s part[BFA_FLASH_PART_MAX];
  1047. };
  1048. /*
  1049. * DIAG module specific
  1050. */
  1051. #define LB_PATTERN_DEFAULT 0xB5B5B5B5
  1052. #define QTEST_CNT_DEFAULT 10
  1053. #define QTEST_PAT_DEFAULT LB_PATTERN_DEFAULT
  1054. #define DPORT_ENABLE_LOOPCNT_DEFAULT (1024 * 1024)
  1055. struct bfa_diag_memtest_s {
  1056. u8 algo;
  1057. u8 rsvd[7];
  1058. };
  1059. struct bfa_diag_memtest_result {
  1060. u32 status;
  1061. u32 addr;
  1062. u32 exp; /* expect value read from reg */
  1063. u32 act; /* actually value read */
  1064. u32 err_status; /* error status reg */
  1065. u32 err_status1; /* extra error info reg */
  1066. u32 err_addr; /* error address reg */
  1067. u8 algo;
  1068. u8 rsv[3];
  1069. };
  1070. struct bfa_diag_loopback_result_s {
  1071. u32 numtxmfrm; /* no. of transmit frame */
  1072. u32 numosffrm; /* no. of outstanding frame */
  1073. u32 numrcvfrm; /* no. of received good frame */
  1074. u32 badfrminf; /* mis-match info */
  1075. u32 badfrmnum; /* mis-match fram number */
  1076. u8 status; /* loopback test result */
  1077. u8 rsvd[3];
  1078. };
  1079. enum bfa_diag_dport_test_status {
  1080. DPORT_TEST_ST_IDLE = 0, /* the test has not started yet. */
  1081. DPORT_TEST_ST_FINAL = 1, /* the test done successfully */
  1082. DPORT_TEST_ST_SKIP = 2, /* the test skipped */
  1083. DPORT_TEST_ST_FAIL = 3, /* the test failed */
  1084. DPORT_TEST_ST_INPRG = 4, /* the testing is in progress */
  1085. DPORT_TEST_ST_RESPONDER = 5, /* test triggered from remote port */
  1086. DPORT_TEST_ST_STOPPED = 6, /* the test stopped by user. */
  1087. DPORT_TEST_ST_MAX
  1088. };
  1089. enum bfa_diag_dport_test_type {
  1090. DPORT_TEST_ELOOP = 0,
  1091. DPORT_TEST_OLOOP = 1,
  1092. DPORT_TEST_ROLOOP = 2,
  1093. DPORT_TEST_LINK = 3,
  1094. DPORT_TEST_MAX
  1095. };
  1096. enum bfa_diag_dport_test_opmode {
  1097. BFA_DPORT_OPMODE_AUTO = 0,
  1098. BFA_DPORT_OPMODE_MANU = 1,
  1099. };
  1100. struct bfa_diag_dport_subtest_result_s {
  1101. u8 status; /* bfa_diag_dport_test_status */
  1102. u8 rsvd[7]; /* 64bit align */
  1103. u64 start_time; /* timestamp */
  1104. };
  1105. struct bfa_diag_dport_result_s {
  1106. wwn_t rp_pwwn; /* switch port wwn */
  1107. wwn_t rp_nwwn; /* switch node wwn */
  1108. u64 start_time; /* user/sw start time */
  1109. u64 end_time; /* timestamp */
  1110. u8 status; /* bfa_diag_dport_test_status */
  1111. u8 mode; /* bfa_diag_dport_test_opmode */
  1112. u8 rsvd; /* 64bit align */
  1113. u8 speed; /* link speed for buf_reqd */
  1114. u16 buffer_required;
  1115. u16 frmsz; /* frame size for buf_reqd */
  1116. u32 lpcnt; /* Frame count */
  1117. u32 pat; /* Pattern */
  1118. u32 roundtrip_latency; /* in nano sec */
  1119. u32 est_cable_distance; /* in meter */
  1120. struct bfa_diag_dport_subtest_result_s subtest[DPORT_TEST_MAX];
  1121. };
  1122. struct bfa_diag_ledtest_s {
  1123. u32 cmd; /* bfa_led_op_t */
  1124. u32 color; /* bfa_led_color_t */
  1125. u16 freq; /* no. of blinks every 10 secs */
  1126. u8 led; /* bitmap of LEDs to be tested */
  1127. u8 rsvd[5];
  1128. };
  1129. struct bfa_diag_loopback_s {
  1130. u32 loopcnt;
  1131. u32 pattern;
  1132. u8 lb_mode; /* bfa_port_opmode_t */
  1133. u8 speed; /* bfa_port_speed_t */
  1134. u8 rsvd[2];
  1135. };
  1136. /*
  1137. * PHY module specific
  1138. */
  1139. enum bfa_phy_status_e {
  1140. BFA_PHY_STATUS_GOOD = 0, /* phy is good */
  1141. BFA_PHY_STATUS_NOT_PRESENT = 1, /* phy does not exist */
  1142. BFA_PHY_STATUS_BAD = 2, /* phy is bad */
  1143. };
  1144. /*
  1145. * phy attributes for phy query
  1146. */
  1147. struct bfa_phy_attr_s {
  1148. u32 status; /* phy present/absent status */
  1149. u32 length; /* firmware length */
  1150. u32 fw_ver; /* firmware version */
  1151. u32 an_status; /* AN status */
  1152. u32 pma_pmd_status; /* PMA/PMD link status */
  1153. u32 pma_pmd_signal; /* PMA/PMD signal detect */
  1154. u32 pcs_status; /* PCS link status */
  1155. };
  1156. /*
  1157. * phy stats
  1158. */
  1159. struct bfa_phy_stats_s {
  1160. u32 status; /* phy stats status */
  1161. u32 link_breaks; /* Num of link breaks after linkup */
  1162. u32 pma_pmd_fault; /* NPMA/PMD fault */
  1163. u32 pcs_fault; /* PCS fault */
  1164. u32 speed_neg; /* Num of speed negotiation */
  1165. u32 tx_eq_training; /* Num of TX EQ training */
  1166. u32 tx_eq_timeout; /* Num of TX EQ timeout */
  1167. u32 crc_error; /* Num of CRC errors */
  1168. };
  1169. #pragma pack()
  1170. #endif /* __BFA_DEFS_H__ */