src.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430
  1. /*
  2. * Adaptec AAC series RAID controller driver
  3. * (c) Copyright 2001 Red Hat Inc.
  4. *
  5. * based on the old aacraid driver that is..
  6. * Adaptec aacraid device driver for Linux.
  7. *
  8. * Copyright (c) 2000-2010 Adaptec, Inc.
  9. * 2010-2015 PMC-Sierra, Inc. (aacraid@pmc-sierra.com)
  10. * 2016-2017 Microsemi Corp. (aacraid@microsemi.com)
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Module Name:
  27. * src.c
  28. *
  29. * Abstract: Hardware Device Interface for PMC SRC based controllers
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/init.h>
  34. #include <linux/types.h>
  35. #include <linux/pci.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/slab.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/completion.h>
  41. #include <linux/time.h>
  42. #include <linux/interrupt.h>
  43. #include <scsi/scsi_host.h>
  44. #include "aacraid.h"
  45. static int aac_src_get_sync_status(struct aac_dev *dev);
  46. static irqreturn_t aac_src_intr_message(int irq, void *dev_id)
  47. {
  48. struct aac_msix_ctx *ctx;
  49. struct aac_dev *dev;
  50. unsigned long bellbits, bellbits_shifted;
  51. int vector_no;
  52. int isFastResponse, mode;
  53. u32 index, handle;
  54. ctx = (struct aac_msix_ctx *)dev_id;
  55. dev = ctx->dev;
  56. vector_no = ctx->vector_no;
  57. if (dev->msi_enabled) {
  58. mode = AAC_INT_MODE_MSI;
  59. if (vector_no == 0) {
  60. bellbits = src_readl(dev, MUnit.ODR_MSI);
  61. if (bellbits & 0x40000)
  62. mode |= AAC_INT_MODE_AIF;
  63. if (bellbits & 0x1000)
  64. mode |= AAC_INT_MODE_SYNC;
  65. }
  66. } else {
  67. mode = AAC_INT_MODE_INTX;
  68. bellbits = src_readl(dev, MUnit.ODR_R);
  69. if (bellbits & PmDoorBellResponseSent) {
  70. bellbits = PmDoorBellResponseSent;
  71. src_writel(dev, MUnit.ODR_C, bellbits);
  72. src_readl(dev, MUnit.ODR_C);
  73. } else {
  74. bellbits_shifted = (bellbits >> SRC_ODR_SHIFT);
  75. src_writel(dev, MUnit.ODR_C, bellbits);
  76. src_readl(dev, MUnit.ODR_C);
  77. if (bellbits_shifted & DoorBellAifPending)
  78. mode |= AAC_INT_MODE_AIF;
  79. else if (bellbits_shifted & OUTBOUNDDOORBELL_0)
  80. mode |= AAC_INT_MODE_SYNC;
  81. }
  82. }
  83. if (mode & AAC_INT_MODE_SYNC) {
  84. unsigned long sflags;
  85. struct list_head *entry;
  86. int send_it = 0;
  87. extern int aac_sync_mode;
  88. if (!aac_sync_mode && !dev->msi_enabled) {
  89. src_writel(dev, MUnit.ODR_C, bellbits);
  90. src_readl(dev, MUnit.ODR_C);
  91. }
  92. if (dev->sync_fib) {
  93. if (dev->sync_fib->callback)
  94. dev->sync_fib->callback(dev->sync_fib->callback_data,
  95. dev->sync_fib);
  96. spin_lock_irqsave(&dev->sync_fib->event_lock, sflags);
  97. if (dev->sync_fib->flags & FIB_CONTEXT_FLAG_WAIT) {
  98. dev->management_fib_count--;
  99. up(&dev->sync_fib->event_wait);
  100. }
  101. spin_unlock_irqrestore(&dev->sync_fib->event_lock,
  102. sflags);
  103. spin_lock_irqsave(&dev->sync_lock, sflags);
  104. if (!list_empty(&dev->sync_fib_list)) {
  105. entry = dev->sync_fib_list.next;
  106. dev->sync_fib = list_entry(entry,
  107. struct fib,
  108. fiblink);
  109. list_del(entry);
  110. send_it = 1;
  111. } else {
  112. dev->sync_fib = NULL;
  113. }
  114. spin_unlock_irqrestore(&dev->sync_lock, sflags);
  115. if (send_it) {
  116. aac_adapter_sync_cmd(dev, SEND_SYNCHRONOUS_FIB,
  117. (u32)dev->sync_fib->hw_fib_pa,
  118. 0, 0, 0, 0, 0,
  119. NULL, NULL, NULL, NULL, NULL);
  120. }
  121. }
  122. if (!dev->msi_enabled)
  123. mode = 0;
  124. }
  125. if (mode & AAC_INT_MODE_AIF) {
  126. /* handle AIF */
  127. if (dev->sa_firmware) {
  128. u32 events = src_readl(dev, MUnit.SCR0);
  129. aac_intr_normal(dev, events, 1, 0, NULL);
  130. writel(events, &dev->IndexRegs->Mailbox[0]);
  131. src_writel(dev, MUnit.IDR, 1 << 23);
  132. } else {
  133. if (dev->aif_thread && dev->fsa_dev)
  134. aac_intr_normal(dev, 0, 2, 0, NULL);
  135. }
  136. if (dev->msi_enabled)
  137. aac_src_access_devreg(dev, AAC_CLEAR_AIF_BIT);
  138. mode = 0;
  139. }
  140. if (mode) {
  141. index = dev->host_rrq_idx[vector_no];
  142. for (;;) {
  143. isFastResponse = 0;
  144. /* remove toggle bit (31) */
  145. handle = le32_to_cpu((dev->host_rrq[index])
  146. & 0x7fffffff);
  147. /* check fast response bits (30, 1) */
  148. if (handle & 0x40000000)
  149. isFastResponse = 1;
  150. handle &= 0x0000ffff;
  151. if (handle == 0)
  152. break;
  153. handle >>= 2;
  154. if (dev->msi_enabled && dev->max_msix > 1)
  155. atomic_dec(&dev->rrq_outstanding[vector_no]);
  156. aac_intr_normal(dev, handle, 0, isFastResponse, NULL);
  157. dev->host_rrq[index++] = 0;
  158. if (index == (vector_no + 1) * dev->vector_cap)
  159. index = vector_no * dev->vector_cap;
  160. dev->host_rrq_idx[vector_no] = index;
  161. }
  162. mode = 0;
  163. }
  164. return IRQ_HANDLED;
  165. }
  166. /**
  167. * aac_src_disable_interrupt - Disable interrupts
  168. * @dev: Adapter
  169. */
  170. static void aac_src_disable_interrupt(struct aac_dev *dev)
  171. {
  172. src_writel(dev, MUnit.OIMR, dev->OIMR = 0xffffffff);
  173. }
  174. /**
  175. * aac_src_enable_interrupt_message - Enable interrupts
  176. * @dev: Adapter
  177. */
  178. static void aac_src_enable_interrupt_message(struct aac_dev *dev)
  179. {
  180. aac_src_access_devreg(dev, AAC_ENABLE_INTERRUPT);
  181. }
  182. /**
  183. * src_sync_cmd - send a command and wait
  184. * @dev: Adapter
  185. * @command: Command to execute
  186. * @p1: first parameter
  187. * @ret: adapter status
  188. *
  189. * This routine will send a synchronous command to the adapter and wait
  190. * for its completion.
  191. */
  192. static int src_sync_cmd(struct aac_dev *dev, u32 command,
  193. u32 p1, u32 p2, u32 p3, u32 p4, u32 p5, u32 p6,
  194. u32 *status, u32 * r1, u32 * r2, u32 * r3, u32 * r4)
  195. {
  196. unsigned long start;
  197. unsigned long delay;
  198. int ok;
  199. /*
  200. * Write the command into Mailbox 0
  201. */
  202. writel(command, &dev->IndexRegs->Mailbox[0]);
  203. /*
  204. * Write the parameters into Mailboxes 1 - 6
  205. */
  206. writel(p1, &dev->IndexRegs->Mailbox[1]);
  207. writel(p2, &dev->IndexRegs->Mailbox[2]);
  208. writel(p3, &dev->IndexRegs->Mailbox[3]);
  209. writel(p4, &dev->IndexRegs->Mailbox[4]);
  210. /*
  211. * Clear the synch command doorbell to start on a clean slate.
  212. */
  213. if (!dev->msi_enabled)
  214. src_writel(dev,
  215. MUnit.ODR_C,
  216. OUTBOUNDDOORBELL_0 << SRC_ODR_SHIFT);
  217. /*
  218. * Disable doorbell interrupts
  219. */
  220. src_writel(dev, MUnit.OIMR, dev->OIMR = 0xffffffff);
  221. /*
  222. * Force the completion of the mask register write before issuing
  223. * the interrupt.
  224. */
  225. src_readl(dev, MUnit.OIMR);
  226. /*
  227. * Signal that there is a new synch command
  228. */
  229. src_writel(dev, MUnit.IDR, INBOUNDDOORBELL_0 << SRC_IDR_SHIFT);
  230. if ((!dev->sync_mode || command != SEND_SYNCHRONOUS_FIB) &&
  231. !dev->in_soft_reset) {
  232. ok = 0;
  233. start = jiffies;
  234. if (command == IOP_RESET_ALWAYS) {
  235. /* Wait up to 10 sec */
  236. delay = 10*HZ;
  237. } else {
  238. /* Wait up to 5 minutes */
  239. delay = 300*HZ;
  240. }
  241. while (time_before(jiffies, start+delay)) {
  242. udelay(5); /* Delay 5 microseconds to let Mon960 get info. */
  243. /*
  244. * Mon960 will set doorbell0 bit when it has completed the command.
  245. */
  246. if (aac_src_get_sync_status(dev) & OUTBOUNDDOORBELL_0) {
  247. /*
  248. * Clear the doorbell.
  249. */
  250. if (dev->msi_enabled)
  251. aac_src_access_devreg(dev,
  252. AAC_CLEAR_SYNC_BIT);
  253. else
  254. src_writel(dev,
  255. MUnit.ODR_C,
  256. OUTBOUNDDOORBELL_0 << SRC_ODR_SHIFT);
  257. ok = 1;
  258. break;
  259. }
  260. /*
  261. * Yield the processor in case we are slow
  262. */
  263. msleep(1);
  264. }
  265. if (unlikely(ok != 1)) {
  266. /*
  267. * Restore interrupt mask even though we timed out
  268. */
  269. aac_adapter_enable_int(dev);
  270. return -ETIMEDOUT;
  271. }
  272. /*
  273. * Pull the synch status from Mailbox 0.
  274. */
  275. if (status)
  276. *status = readl(&dev->IndexRegs->Mailbox[0]);
  277. if (r1)
  278. *r1 = readl(&dev->IndexRegs->Mailbox[1]);
  279. if (r2)
  280. *r2 = readl(&dev->IndexRegs->Mailbox[2]);
  281. if (r3)
  282. *r3 = readl(&dev->IndexRegs->Mailbox[3]);
  283. if (r4)
  284. *r4 = readl(&dev->IndexRegs->Mailbox[4]);
  285. if (command == GET_COMM_PREFERRED_SETTINGS)
  286. dev->max_msix =
  287. readl(&dev->IndexRegs->Mailbox[5]) & 0xFFFF;
  288. /*
  289. * Clear the synch command doorbell.
  290. */
  291. if (!dev->msi_enabled)
  292. src_writel(dev,
  293. MUnit.ODR_C,
  294. OUTBOUNDDOORBELL_0 << SRC_ODR_SHIFT);
  295. }
  296. /*
  297. * Restore interrupt mask
  298. */
  299. aac_adapter_enable_int(dev);
  300. return 0;
  301. }
  302. /**
  303. * aac_src_interrupt_adapter - interrupt adapter
  304. * @dev: Adapter
  305. *
  306. * Send an interrupt to the i960 and breakpoint it.
  307. */
  308. static void aac_src_interrupt_adapter(struct aac_dev *dev)
  309. {
  310. src_sync_cmd(dev, BREAKPOINT_REQUEST,
  311. 0, 0, 0, 0, 0, 0,
  312. NULL, NULL, NULL, NULL, NULL);
  313. }
  314. /**
  315. * aac_src_notify_adapter - send an event to the adapter
  316. * @dev: Adapter
  317. * @event: Event to send
  318. *
  319. * Notify the i960 that something it probably cares about has
  320. * happened.
  321. */
  322. static void aac_src_notify_adapter(struct aac_dev *dev, u32 event)
  323. {
  324. switch (event) {
  325. case AdapNormCmdQue:
  326. src_writel(dev, MUnit.ODR_C,
  327. INBOUNDDOORBELL_1 << SRC_ODR_SHIFT);
  328. break;
  329. case HostNormRespNotFull:
  330. src_writel(dev, MUnit.ODR_C,
  331. INBOUNDDOORBELL_4 << SRC_ODR_SHIFT);
  332. break;
  333. case AdapNormRespQue:
  334. src_writel(dev, MUnit.ODR_C,
  335. INBOUNDDOORBELL_2 << SRC_ODR_SHIFT);
  336. break;
  337. case HostNormCmdNotFull:
  338. src_writel(dev, MUnit.ODR_C,
  339. INBOUNDDOORBELL_3 << SRC_ODR_SHIFT);
  340. break;
  341. case FastIo:
  342. src_writel(dev, MUnit.ODR_C,
  343. INBOUNDDOORBELL_6 << SRC_ODR_SHIFT);
  344. break;
  345. case AdapPrintfDone:
  346. src_writel(dev, MUnit.ODR_C,
  347. INBOUNDDOORBELL_5 << SRC_ODR_SHIFT);
  348. break;
  349. default:
  350. BUG();
  351. break;
  352. }
  353. }
  354. /**
  355. * aac_src_start_adapter - activate adapter
  356. * @dev: Adapter
  357. *
  358. * Start up processing on an i960 based AAC adapter
  359. */
  360. static void aac_src_start_adapter(struct aac_dev *dev)
  361. {
  362. union aac_init *init;
  363. int i;
  364. /* reset host_rrq_idx first */
  365. for (i = 0; i < dev->max_msix; i++) {
  366. dev->host_rrq_idx[i] = i * dev->vector_cap;
  367. atomic_set(&dev->rrq_outstanding[i], 0);
  368. }
  369. atomic_set(&dev->msix_counter, 0);
  370. dev->fibs_pushed_no = 0;
  371. init = dev->init;
  372. if (dev->comm_interface == AAC_COMM_MESSAGE_TYPE3) {
  373. init->r8.host_elapsed_seconds =
  374. cpu_to_le32(ktime_get_real_seconds());
  375. src_sync_cmd(dev, INIT_STRUCT_BASE_ADDRESS,
  376. lower_32_bits(dev->init_pa),
  377. upper_32_bits(dev->init_pa),
  378. sizeof(struct _r8) +
  379. (AAC_MAX_HRRQ - 1) * sizeof(struct _rrq),
  380. 0, 0, 0, NULL, NULL, NULL, NULL, NULL);
  381. } else {
  382. init->r7.host_elapsed_seconds =
  383. cpu_to_le32(ktime_get_real_seconds());
  384. // We can only use a 32 bit address here
  385. src_sync_cmd(dev, INIT_STRUCT_BASE_ADDRESS,
  386. (u32)(ulong)dev->init_pa, 0, 0, 0, 0, 0,
  387. NULL, NULL, NULL, NULL, NULL);
  388. }
  389. }
  390. /**
  391. * aac_src_check_health
  392. * @dev: device to check if healthy
  393. *
  394. * Will attempt to determine if the specified adapter is alive and
  395. * capable of handling requests, returning 0 if alive.
  396. */
  397. static int aac_src_check_health(struct aac_dev *dev)
  398. {
  399. u32 status = src_readl(dev, MUnit.OMR);
  400. /*
  401. * Check to see if the board panic'd.
  402. */
  403. if (unlikely(status & KERNEL_PANIC))
  404. goto err_blink;
  405. /*
  406. * Check to see if the board failed any self tests.
  407. */
  408. if (unlikely(status & SELF_TEST_FAILED))
  409. goto err_out;
  410. /*
  411. * Check to see if the board failed any self tests.
  412. */
  413. if (unlikely(status & MONITOR_PANIC))
  414. goto err_out;
  415. /*
  416. * Wait for the adapter to be up and running.
  417. */
  418. if (unlikely(!(status & KERNEL_UP_AND_RUNNING)))
  419. return -3;
  420. /*
  421. * Everything is OK
  422. */
  423. return 0;
  424. err_out:
  425. return -1;
  426. err_blink:
  427. return (status >> 16) & 0xFF;
  428. }
  429. static inline u32 aac_get_vector(struct aac_dev *dev)
  430. {
  431. return atomic_inc_return(&dev->msix_counter)%dev->max_msix;
  432. }
  433. /**
  434. * aac_src_deliver_message
  435. * @fib: fib to issue
  436. *
  437. * Will send a fib, returning 0 if successful.
  438. */
  439. static int aac_src_deliver_message(struct fib *fib)
  440. {
  441. struct aac_dev *dev = fib->dev;
  442. struct aac_queue *q = &dev->queues->queue[AdapNormCmdQueue];
  443. u32 fibsize;
  444. dma_addr_t address;
  445. struct aac_fib_xporthdr *pFibX;
  446. int native_hba;
  447. #if !defined(writeq)
  448. unsigned long flags;
  449. #endif
  450. u16 vector_no;
  451. atomic_inc(&q->numpending);
  452. native_hba = (fib->flags & FIB_CONTEXT_FLAG_NATIVE_HBA) ? 1 : 0;
  453. if (dev->msi_enabled && dev->max_msix > 1 &&
  454. (native_hba || fib->hw_fib_va->header.Command != AifRequest)) {
  455. if ((dev->comm_interface == AAC_COMM_MESSAGE_TYPE3)
  456. && dev->sa_firmware)
  457. vector_no = aac_get_vector(dev);
  458. else
  459. vector_no = fib->vector_no;
  460. if (native_hba) {
  461. if (fib->flags & FIB_CONTEXT_FLAG_NATIVE_HBA_TMF) {
  462. struct aac_hba_tm_req *tm_req;
  463. tm_req = (struct aac_hba_tm_req *)
  464. fib->hw_fib_va;
  465. if (tm_req->iu_type ==
  466. HBA_IU_TYPE_SCSI_TM_REQ) {
  467. ((struct aac_hba_tm_req *)
  468. fib->hw_fib_va)->reply_qid
  469. = vector_no;
  470. ((struct aac_hba_tm_req *)
  471. fib->hw_fib_va)->request_id
  472. += (vector_no << 16);
  473. } else {
  474. ((struct aac_hba_reset_req *)
  475. fib->hw_fib_va)->reply_qid
  476. = vector_no;
  477. ((struct aac_hba_reset_req *)
  478. fib->hw_fib_va)->request_id
  479. += (vector_no << 16);
  480. }
  481. } else {
  482. ((struct aac_hba_cmd_req *)
  483. fib->hw_fib_va)->reply_qid
  484. = vector_no;
  485. ((struct aac_hba_cmd_req *)
  486. fib->hw_fib_va)->request_id
  487. += (vector_no << 16);
  488. }
  489. } else {
  490. fib->hw_fib_va->header.Handle += (vector_no << 16);
  491. }
  492. } else {
  493. vector_no = 0;
  494. }
  495. atomic_inc(&dev->rrq_outstanding[vector_no]);
  496. if (native_hba) {
  497. address = fib->hw_fib_pa;
  498. fibsize = (fib->hbacmd_size + 127) / 128 - 1;
  499. if (fibsize > 31)
  500. fibsize = 31;
  501. address |= fibsize;
  502. #if defined(writeq)
  503. src_writeq(dev, MUnit.IQN_L, (u64)address);
  504. #else
  505. spin_lock_irqsave(&fib->dev->iq_lock, flags);
  506. src_writel(dev, MUnit.IQN_H,
  507. upper_32_bits(address) & 0xffffffff);
  508. src_writel(dev, MUnit.IQN_L, address & 0xffffffff);
  509. spin_unlock_irqrestore(&fib->dev->iq_lock, flags);
  510. #endif
  511. } else {
  512. if (dev->comm_interface == AAC_COMM_MESSAGE_TYPE2 ||
  513. dev->comm_interface == AAC_COMM_MESSAGE_TYPE3) {
  514. /* Calculate the amount to the fibsize bits */
  515. fibsize = (le16_to_cpu(fib->hw_fib_va->header.Size)
  516. + 127) / 128 - 1;
  517. /* New FIB header, 32-bit */
  518. address = fib->hw_fib_pa;
  519. fib->hw_fib_va->header.StructType = FIB_MAGIC2;
  520. fib->hw_fib_va->header.SenderFibAddress =
  521. cpu_to_le32((u32)address);
  522. fib->hw_fib_va->header.u.TimeStamp = 0;
  523. WARN_ON(upper_32_bits(address) != 0L);
  524. } else {
  525. /* Calculate the amount to the fibsize bits */
  526. fibsize = (sizeof(struct aac_fib_xporthdr) +
  527. le16_to_cpu(fib->hw_fib_va->header.Size)
  528. + 127) / 128 - 1;
  529. /* Fill XPORT header */
  530. pFibX = (struct aac_fib_xporthdr *)
  531. ((unsigned char *)fib->hw_fib_va -
  532. sizeof(struct aac_fib_xporthdr));
  533. pFibX->Handle = fib->hw_fib_va->header.Handle;
  534. pFibX->HostAddress =
  535. cpu_to_le64((u64)fib->hw_fib_pa);
  536. pFibX->Size = cpu_to_le32(
  537. le16_to_cpu(fib->hw_fib_va->header.Size));
  538. address = fib->hw_fib_pa -
  539. (u64)sizeof(struct aac_fib_xporthdr);
  540. }
  541. if (fibsize > 31)
  542. fibsize = 31;
  543. address |= fibsize;
  544. #if defined(writeq)
  545. src_writeq(dev, MUnit.IQ_L, (u64)address);
  546. #else
  547. spin_lock_irqsave(&fib->dev->iq_lock, flags);
  548. src_writel(dev, MUnit.IQ_H,
  549. upper_32_bits(address) & 0xffffffff);
  550. src_writel(dev, MUnit.IQ_L, address & 0xffffffff);
  551. spin_unlock_irqrestore(&fib->dev->iq_lock, flags);
  552. #endif
  553. }
  554. return 0;
  555. }
  556. /**
  557. * aac_src_ioremap
  558. * @size: mapping resize request
  559. *
  560. */
  561. static int aac_src_ioremap(struct aac_dev *dev, u32 size)
  562. {
  563. if (!size) {
  564. iounmap(dev->regs.src.bar1);
  565. dev->regs.src.bar1 = NULL;
  566. iounmap(dev->regs.src.bar0);
  567. dev->base = dev->regs.src.bar0 = NULL;
  568. return 0;
  569. }
  570. dev->regs.src.bar1 = ioremap(pci_resource_start(dev->pdev, 2),
  571. AAC_MIN_SRC_BAR1_SIZE);
  572. dev->base = NULL;
  573. if (dev->regs.src.bar1 == NULL)
  574. return -1;
  575. dev->base = dev->regs.src.bar0 = ioremap(dev->base_start, size);
  576. if (dev->base == NULL) {
  577. iounmap(dev->regs.src.bar1);
  578. dev->regs.src.bar1 = NULL;
  579. return -1;
  580. }
  581. dev->IndexRegs = &((struct src_registers __iomem *)
  582. dev->base)->u.tupelo.IndexRegs;
  583. return 0;
  584. }
  585. /**
  586. * aac_srcv_ioremap
  587. * @size: mapping resize request
  588. *
  589. */
  590. static int aac_srcv_ioremap(struct aac_dev *dev, u32 size)
  591. {
  592. if (!size) {
  593. iounmap(dev->regs.src.bar0);
  594. dev->base = dev->regs.src.bar0 = NULL;
  595. return 0;
  596. }
  597. dev->regs.src.bar1 =
  598. ioremap(pci_resource_start(dev->pdev, 2), AAC_MIN_SRCV_BAR1_SIZE);
  599. dev->base = NULL;
  600. if (dev->regs.src.bar1 == NULL)
  601. return -1;
  602. dev->base = dev->regs.src.bar0 = ioremap(dev->base_start, size);
  603. if (dev->base == NULL) {
  604. iounmap(dev->regs.src.bar1);
  605. dev->regs.src.bar1 = NULL;
  606. return -1;
  607. }
  608. dev->IndexRegs = &((struct src_registers __iomem *)
  609. dev->base)->u.denali.IndexRegs;
  610. return 0;
  611. }
  612. void aac_set_intx_mode(struct aac_dev *dev)
  613. {
  614. if (dev->msi_enabled) {
  615. aac_src_access_devreg(dev, AAC_ENABLE_INTX);
  616. dev->msi_enabled = 0;
  617. msleep(5000); /* Delay 5 seconds */
  618. }
  619. }
  620. static void aac_clear_omr(struct aac_dev *dev)
  621. {
  622. u32 omr_value = 0;
  623. omr_value = src_readl(dev, MUnit.OMR);
  624. /*
  625. * Check for PCI Errors or Kernel Panic
  626. */
  627. if ((omr_value == INVALID_OMR) || (omr_value & KERNEL_PANIC))
  628. omr_value = 0;
  629. /*
  630. * Preserve MSIX Value if any
  631. */
  632. src_writel(dev, MUnit.OMR, omr_value & AAC_INT_MODE_MSIX);
  633. src_readl(dev, MUnit.OMR);
  634. }
  635. static void aac_dump_fw_fib_iop_reset(struct aac_dev *dev)
  636. {
  637. __le32 supported_options3;
  638. if (!aac_fib_dump)
  639. return;
  640. supported_options3 = dev->supplement_adapter_info.supported_options3;
  641. if (!(supported_options3 & AAC_OPTION_SUPPORTED3_IOP_RESET_FIB_DUMP))
  642. return;
  643. aac_adapter_sync_cmd(dev, IOP_RESET_FW_FIB_DUMP,
  644. 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL);
  645. }
  646. static bool aac_is_ctrl_up_and_running(struct aac_dev *dev)
  647. {
  648. bool ctrl_up = true;
  649. unsigned long status, start;
  650. bool is_up = false;
  651. start = jiffies;
  652. do {
  653. schedule();
  654. status = src_readl(dev, MUnit.OMR);
  655. if (status == 0xffffffff)
  656. status = 0;
  657. if (status & KERNEL_BOOTING) {
  658. start = jiffies;
  659. continue;
  660. }
  661. if (time_after(jiffies, start+HZ*SOFT_RESET_TIME)) {
  662. ctrl_up = false;
  663. break;
  664. }
  665. is_up = status & KERNEL_UP_AND_RUNNING;
  666. } while (!is_up);
  667. return ctrl_up;
  668. }
  669. static void aac_notify_fw_of_iop_reset(struct aac_dev *dev)
  670. {
  671. aac_adapter_sync_cmd(dev, IOP_RESET_ALWAYS, 0, 0, 0, 0, 0, 0, NULL,
  672. NULL, NULL, NULL, NULL);
  673. }
  674. static void aac_send_iop_reset(struct aac_dev *dev)
  675. {
  676. aac_dump_fw_fib_iop_reset(dev);
  677. aac_notify_fw_of_iop_reset(dev);
  678. aac_set_intx_mode(dev);
  679. aac_clear_omr(dev);
  680. src_writel(dev, MUnit.IDR, IOP_SRC_RESET_MASK);
  681. msleep(5000);
  682. }
  683. static void aac_send_hardware_soft_reset(struct aac_dev *dev)
  684. {
  685. u_int32_t val;
  686. aac_clear_omr(dev);
  687. val = readl(((char *)(dev->base) + IBW_SWR_OFFSET));
  688. val |= 0x01;
  689. writel(val, ((char *)(dev->base) + IBW_SWR_OFFSET));
  690. msleep_interruptible(20000);
  691. }
  692. static int aac_src_restart_adapter(struct aac_dev *dev, int bled, u8 reset_type)
  693. {
  694. bool is_ctrl_up;
  695. int ret = 0;
  696. if (bled < 0)
  697. goto invalid_out;
  698. if (bled)
  699. dev_err(&dev->pdev->dev, "adapter kernel panic'd %x.\n", bled);
  700. /*
  701. * When there is a BlinkLED, IOP_RESET has not effect
  702. */
  703. if (bled >= 2 && dev->sa_firmware && reset_type & HW_IOP_RESET)
  704. reset_type &= ~HW_IOP_RESET;
  705. dev->a_ops.adapter_enable_int = aac_src_disable_interrupt;
  706. dev_err(&dev->pdev->dev, "Controller reset type is %d\n", reset_type);
  707. if (reset_type & HW_IOP_RESET) {
  708. dev_info(&dev->pdev->dev, "Issuing IOP reset\n");
  709. aac_send_iop_reset(dev);
  710. /*
  711. * Creates a delay or wait till up and running comes thru
  712. */
  713. is_ctrl_up = aac_is_ctrl_up_and_running(dev);
  714. if (!is_ctrl_up)
  715. dev_err(&dev->pdev->dev, "IOP reset failed\n");
  716. else {
  717. dev_info(&dev->pdev->dev, "IOP reset succeeded\n");
  718. goto set_startup;
  719. }
  720. }
  721. if (!dev->sa_firmware) {
  722. dev_err(&dev->pdev->dev, "ARC Reset attempt failed\n");
  723. ret = -ENODEV;
  724. goto out;
  725. }
  726. if (reset_type & HW_SOFT_RESET) {
  727. dev_info(&dev->pdev->dev, "Issuing SOFT reset\n");
  728. aac_send_hardware_soft_reset(dev);
  729. dev->msi_enabled = 0;
  730. is_ctrl_up = aac_is_ctrl_up_and_running(dev);
  731. if (!is_ctrl_up) {
  732. dev_err(&dev->pdev->dev, "SOFT reset failed\n");
  733. ret = -ENODEV;
  734. goto out;
  735. } else
  736. dev_info(&dev->pdev->dev, "SOFT reset succeeded\n");
  737. }
  738. set_startup:
  739. if (startup_timeout < 300)
  740. startup_timeout = 300;
  741. out:
  742. return ret;
  743. invalid_out:
  744. if (src_readl(dev, MUnit.OMR) & KERNEL_PANIC)
  745. ret = -ENODEV;
  746. goto out;
  747. }
  748. /**
  749. * aac_src_select_comm - Select communications method
  750. * @dev: Adapter
  751. * @comm: communications method
  752. */
  753. static int aac_src_select_comm(struct aac_dev *dev, int comm)
  754. {
  755. switch (comm) {
  756. case AAC_COMM_MESSAGE:
  757. dev->a_ops.adapter_intr = aac_src_intr_message;
  758. dev->a_ops.adapter_deliver = aac_src_deliver_message;
  759. break;
  760. default:
  761. return 1;
  762. }
  763. return 0;
  764. }
  765. /**
  766. * aac_src_init - initialize an Cardinal Frey Bar card
  767. * @dev: device to configure
  768. *
  769. */
  770. int aac_src_init(struct aac_dev *dev)
  771. {
  772. unsigned long start;
  773. unsigned long status;
  774. int restart = 0;
  775. int instance = dev->id;
  776. const char *name = dev->name;
  777. dev->a_ops.adapter_ioremap = aac_src_ioremap;
  778. dev->a_ops.adapter_comm = aac_src_select_comm;
  779. dev->base_size = AAC_MIN_SRC_BAR0_SIZE;
  780. if (aac_adapter_ioremap(dev, dev->base_size)) {
  781. printk(KERN_WARNING "%s: unable to map adapter.\n", name);
  782. goto error_iounmap;
  783. }
  784. /* Failure to reset here is an option ... */
  785. dev->a_ops.adapter_sync_cmd = src_sync_cmd;
  786. dev->a_ops.adapter_enable_int = aac_src_disable_interrupt;
  787. if (dev->init_reset) {
  788. dev->init_reset = false;
  789. if (!aac_src_restart_adapter(dev, 0, IOP_HWSOFT_RESET))
  790. ++restart;
  791. }
  792. /*
  793. * Check to see if the board panic'd while booting.
  794. */
  795. status = src_readl(dev, MUnit.OMR);
  796. if (status & KERNEL_PANIC) {
  797. if (aac_src_restart_adapter(dev,
  798. aac_src_check_health(dev), IOP_HWSOFT_RESET))
  799. goto error_iounmap;
  800. ++restart;
  801. }
  802. /*
  803. * Check to see if the board failed any self tests.
  804. */
  805. status = src_readl(dev, MUnit.OMR);
  806. if (status & SELF_TEST_FAILED) {
  807. printk(KERN_ERR "%s%d: adapter self-test failed.\n",
  808. dev->name, instance);
  809. goto error_iounmap;
  810. }
  811. /*
  812. * Check to see if the monitor panic'd while booting.
  813. */
  814. if (status & MONITOR_PANIC) {
  815. printk(KERN_ERR "%s%d: adapter monitor panic.\n",
  816. dev->name, instance);
  817. goto error_iounmap;
  818. }
  819. start = jiffies;
  820. /*
  821. * Wait for the adapter to be up and running. Wait up to 3 minutes
  822. */
  823. while (!((status = src_readl(dev, MUnit.OMR)) &
  824. KERNEL_UP_AND_RUNNING)) {
  825. if ((restart &&
  826. (status & (KERNEL_PANIC|SELF_TEST_FAILED|MONITOR_PANIC))) ||
  827. time_after(jiffies, start+HZ*startup_timeout)) {
  828. printk(KERN_ERR "%s%d: adapter kernel failed to start, init status = %lx.\n",
  829. dev->name, instance, status);
  830. goto error_iounmap;
  831. }
  832. if (!restart &&
  833. ((status & (KERNEL_PANIC|SELF_TEST_FAILED|MONITOR_PANIC)) ||
  834. time_after(jiffies, start + HZ *
  835. ((startup_timeout > 60)
  836. ? (startup_timeout - 60)
  837. : (startup_timeout / 2))))) {
  838. if (likely(!aac_src_restart_adapter(dev,
  839. aac_src_check_health(dev), IOP_HWSOFT_RESET)))
  840. start = jiffies;
  841. ++restart;
  842. }
  843. msleep(1);
  844. }
  845. if (restart && aac_commit)
  846. aac_commit = 1;
  847. /*
  848. * Fill in the common function dispatch table.
  849. */
  850. dev->a_ops.adapter_interrupt = aac_src_interrupt_adapter;
  851. dev->a_ops.adapter_disable_int = aac_src_disable_interrupt;
  852. dev->a_ops.adapter_enable_int = aac_src_disable_interrupt;
  853. dev->a_ops.adapter_notify = aac_src_notify_adapter;
  854. dev->a_ops.adapter_sync_cmd = src_sync_cmd;
  855. dev->a_ops.adapter_check_health = aac_src_check_health;
  856. dev->a_ops.adapter_restart = aac_src_restart_adapter;
  857. dev->a_ops.adapter_start = aac_src_start_adapter;
  858. /*
  859. * First clear out all interrupts. Then enable the one's that we
  860. * can handle.
  861. */
  862. aac_adapter_comm(dev, AAC_COMM_MESSAGE);
  863. aac_adapter_disable_int(dev);
  864. src_writel(dev, MUnit.ODR_C, 0xffffffff);
  865. aac_adapter_enable_int(dev);
  866. if (aac_init_adapter(dev) == NULL)
  867. goto error_iounmap;
  868. if (dev->comm_interface != AAC_COMM_MESSAGE_TYPE1)
  869. goto error_iounmap;
  870. dev->msi = !pci_enable_msi(dev->pdev);
  871. dev->aac_msix[0].vector_no = 0;
  872. dev->aac_msix[0].dev = dev;
  873. if (request_irq(dev->pdev->irq, dev->a_ops.adapter_intr,
  874. IRQF_SHARED, "aacraid", &(dev->aac_msix[0])) < 0) {
  875. if (dev->msi)
  876. pci_disable_msi(dev->pdev);
  877. printk(KERN_ERR "%s%d: Interrupt unavailable.\n",
  878. name, instance);
  879. goto error_iounmap;
  880. }
  881. dev->dbg_base = pci_resource_start(dev->pdev, 2);
  882. dev->dbg_base_mapped = dev->regs.src.bar1;
  883. dev->dbg_size = AAC_MIN_SRC_BAR1_SIZE;
  884. dev->a_ops.adapter_enable_int = aac_src_enable_interrupt_message;
  885. aac_adapter_enable_int(dev);
  886. if (!dev->sync_mode) {
  887. /*
  888. * Tell the adapter that all is configured, and it can
  889. * start accepting requests
  890. */
  891. aac_src_start_adapter(dev);
  892. }
  893. return 0;
  894. error_iounmap:
  895. return -1;
  896. }
  897. static int aac_src_wait_sync(struct aac_dev *dev, int *status)
  898. {
  899. unsigned long start = jiffies;
  900. unsigned long usecs = 0;
  901. int delay = 5 * HZ;
  902. int rc = 1;
  903. while (time_before(jiffies, start+delay)) {
  904. /*
  905. * Delay 5 microseconds to let Mon960 get info.
  906. */
  907. udelay(5);
  908. /*
  909. * Mon960 will set doorbell0 bit when it has completed the
  910. * command.
  911. */
  912. if (aac_src_get_sync_status(dev) & OUTBOUNDDOORBELL_0) {
  913. /*
  914. * Clear: the doorbell.
  915. */
  916. if (dev->msi_enabled)
  917. aac_src_access_devreg(dev, AAC_CLEAR_SYNC_BIT);
  918. else
  919. src_writel(dev, MUnit.ODR_C,
  920. OUTBOUNDDOORBELL_0 << SRC_ODR_SHIFT);
  921. rc = 0;
  922. break;
  923. }
  924. /*
  925. * Yield the processor in case we are slow
  926. */
  927. usecs = 1 * USEC_PER_MSEC;
  928. usleep_range(usecs, usecs + 50);
  929. }
  930. /*
  931. * Pull the synch status from Mailbox 0.
  932. */
  933. if (status && !rc) {
  934. status[0] = readl(&dev->IndexRegs->Mailbox[0]);
  935. status[1] = readl(&dev->IndexRegs->Mailbox[1]);
  936. status[2] = readl(&dev->IndexRegs->Mailbox[2]);
  937. status[3] = readl(&dev->IndexRegs->Mailbox[3]);
  938. status[4] = readl(&dev->IndexRegs->Mailbox[4]);
  939. }
  940. return rc;
  941. }
  942. /**
  943. * aac_src_soft_reset - perform soft reset to speed up
  944. * access
  945. *
  946. * Assumptions: That the controller is in a state where we can
  947. * bring it back to life with an init struct. We can only use
  948. * fast sync commands, as the timeout is 5 seconds.
  949. *
  950. * @dev: device to configure
  951. *
  952. */
  953. static int aac_src_soft_reset(struct aac_dev *dev)
  954. {
  955. u32 status_omr = src_readl(dev, MUnit.OMR);
  956. u32 status[5];
  957. int rc = 1;
  958. int state = 0;
  959. char *state_str[7] = {
  960. "GET_ADAPTER_PROPERTIES Failed",
  961. "GET_ADAPTER_PROPERTIES timeout",
  962. "SOFT_RESET not supported",
  963. "DROP_IO Failed",
  964. "DROP_IO timeout",
  965. "Check Health failed"
  966. };
  967. if (status_omr == INVALID_OMR)
  968. return 1; // pcie hosed
  969. if (!(status_omr & KERNEL_UP_AND_RUNNING))
  970. return 1; // not up and running
  971. /*
  972. * We go into soft reset mode to allow us to handle response
  973. */
  974. dev->in_soft_reset = 1;
  975. dev->msi_enabled = status_omr & AAC_INT_MODE_MSIX;
  976. /* Get adapter properties */
  977. rc = aac_adapter_sync_cmd(dev, GET_ADAPTER_PROPERTIES, 0, 0, 0,
  978. 0, 0, 0, status+0, status+1, status+2, status+3, status+4);
  979. if (rc)
  980. goto out;
  981. state++;
  982. if (aac_src_wait_sync(dev, status)) {
  983. rc = 1;
  984. goto out;
  985. }
  986. state++;
  987. if (!(status[1] & le32_to_cpu(AAC_OPT_EXTENDED) &&
  988. (status[4] & le32_to_cpu(AAC_EXTOPT_SOFT_RESET)))) {
  989. rc = 2;
  990. goto out;
  991. }
  992. if ((status[1] & le32_to_cpu(AAC_OPT_EXTENDED)) &&
  993. (status[4] & le32_to_cpu(AAC_EXTOPT_SA_FIRMWARE)))
  994. dev->sa_firmware = 1;
  995. state++;
  996. rc = aac_adapter_sync_cmd(dev, DROP_IO, 0, 0, 0, 0, 0, 0,
  997. status+0, status+1, status+2, status+3, status+4);
  998. if (rc)
  999. goto out;
  1000. state++;
  1001. if (aac_src_wait_sync(dev, status)) {
  1002. rc = 3;
  1003. goto out;
  1004. }
  1005. if (status[1])
  1006. dev_err(&dev->pdev->dev, "%s: %d outstanding I/O pending\n",
  1007. __func__, status[1]);
  1008. state++;
  1009. rc = aac_src_check_health(dev);
  1010. out:
  1011. dev->in_soft_reset = 0;
  1012. dev->msi_enabled = 0;
  1013. if (rc)
  1014. dev_err(&dev->pdev->dev, "%s: %s status = %d", __func__,
  1015. state_str[state], rc);
  1016. return rc;
  1017. }
  1018. /**
  1019. * aac_srcv_init - initialize an SRCv card
  1020. * @dev: device to configure
  1021. *
  1022. */
  1023. int aac_srcv_init(struct aac_dev *dev)
  1024. {
  1025. unsigned long start;
  1026. unsigned long status;
  1027. int restart = 0;
  1028. int instance = dev->id;
  1029. const char *name = dev->name;
  1030. dev->a_ops.adapter_ioremap = aac_srcv_ioremap;
  1031. dev->a_ops.adapter_comm = aac_src_select_comm;
  1032. dev->base_size = AAC_MIN_SRCV_BAR0_SIZE;
  1033. if (aac_adapter_ioremap(dev, dev->base_size)) {
  1034. printk(KERN_WARNING "%s: unable to map adapter.\n", name);
  1035. goto error_iounmap;
  1036. }
  1037. /* Failure to reset here is an option ... */
  1038. dev->a_ops.adapter_sync_cmd = src_sync_cmd;
  1039. dev->a_ops.adapter_enable_int = aac_src_disable_interrupt;
  1040. if (dev->init_reset) {
  1041. dev->init_reset = false;
  1042. if (aac_src_soft_reset(dev)) {
  1043. aac_src_restart_adapter(dev, 0, IOP_HWSOFT_RESET);
  1044. ++restart;
  1045. }
  1046. }
  1047. /*
  1048. * Check to see if flash update is running.
  1049. * Wait for the adapter to be up and running. Wait up to 5 minutes
  1050. */
  1051. status = src_readl(dev, MUnit.OMR);
  1052. if (status & FLASH_UPD_PENDING) {
  1053. start = jiffies;
  1054. do {
  1055. status = src_readl(dev, MUnit.OMR);
  1056. if (time_after(jiffies, start+HZ*FWUPD_TIMEOUT)) {
  1057. printk(KERN_ERR "%s%d: adapter flash update failed.\n",
  1058. dev->name, instance);
  1059. goto error_iounmap;
  1060. }
  1061. } while (!(status & FLASH_UPD_SUCCESS) &&
  1062. !(status & FLASH_UPD_FAILED));
  1063. /* Delay 10 seconds.
  1064. * Because right now FW is doing a soft reset,
  1065. * do not read scratch pad register at this time
  1066. */
  1067. ssleep(10);
  1068. }
  1069. /*
  1070. * Check to see if the board panic'd while booting.
  1071. */
  1072. status = src_readl(dev, MUnit.OMR);
  1073. if (status & KERNEL_PANIC) {
  1074. if (aac_src_restart_adapter(dev,
  1075. aac_src_check_health(dev), IOP_HWSOFT_RESET))
  1076. goto error_iounmap;
  1077. ++restart;
  1078. }
  1079. /*
  1080. * Check to see if the board failed any self tests.
  1081. */
  1082. status = src_readl(dev, MUnit.OMR);
  1083. if (status & SELF_TEST_FAILED) {
  1084. printk(KERN_ERR "%s%d: adapter self-test failed.\n", dev->name, instance);
  1085. goto error_iounmap;
  1086. }
  1087. /*
  1088. * Check to see if the monitor panic'd while booting.
  1089. */
  1090. if (status & MONITOR_PANIC) {
  1091. printk(KERN_ERR "%s%d: adapter monitor panic.\n", dev->name, instance);
  1092. goto error_iounmap;
  1093. }
  1094. start = jiffies;
  1095. /*
  1096. * Wait for the adapter to be up and running. Wait up to 3 minutes
  1097. */
  1098. do {
  1099. status = src_readl(dev, MUnit.OMR);
  1100. if (status == INVALID_OMR)
  1101. status = 0;
  1102. if ((restart &&
  1103. (status & (KERNEL_PANIC|SELF_TEST_FAILED|MONITOR_PANIC))) ||
  1104. time_after(jiffies, start+HZ*startup_timeout)) {
  1105. printk(KERN_ERR "%s%d: adapter kernel failed to start, init status = %lx.\n",
  1106. dev->name, instance, status);
  1107. goto error_iounmap;
  1108. }
  1109. if (!restart &&
  1110. ((status & (KERNEL_PANIC|SELF_TEST_FAILED|MONITOR_PANIC)) ||
  1111. time_after(jiffies, start + HZ *
  1112. ((startup_timeout > 60)
  1113. ? (startup_timeout - 60)
  1114. : (startup_timeout / 2))))) {
  1115. if (likely(!aac_src_restart_adapter(dev,
  1116. aac_src_check_health(dev), IOP_HWSOFT_RESET)))
  1117. start = jiffies;
  1118. ++restart;
  1119. }
  1120. msleep(1);
  1121. } while (!(status & KERNEL_UP_AND_RUNNING));
  1122. if (restart && aac_commit)
  1123. aac_commit = 1;
  1124. /*
  1125. * Fill in the common function dispatch table.
  1126. */
  1127. dev->a_ops.adapter_interrupt = aac_src_interrupt_adapter;
  1128. dev->a_ops.adapter_disable_int = aac_src_disable_interrupt;
  1129. dev->a_ops.adapter_enable_int = aac_src_disable_interrupt;
  1130. dev->a_ops.adapter_notify = aac_src_notify_adapter;
  1131. dev->a_ops.adapter_sync_cmd = src_sync_cmd;
  1132. dev->a_ops.adapter_check_health = aac_src_check_health;
  1133. dev->a_ops.adapter_restart = aac_src_restart_adapter;
  1134. dev->a_ops.adapter_start = aac_src_start_adapter;
  1135. /*
  1136. * First clear out all interrupts. Then enable the one's that we
  1137. * can handle.
  1138. */
  1139. aac_adapter_comm(dev, AAC_COMM_MESSAGE);
  1140. aac_adapter_disable_int(dev);
  1141. src_writel(dev, MUnit.ODR_C, 0xffffffff);
  1142. aac_adapter_enable_int(dev);
  1143. if (aac_init_adapter(dev) == NULL)
  1144. goto error_iounmap;
  1145. if ((dev->comm_interface != AAC_COMM_MESSAGE_TYPE2) &&
  1146. (dev->comm_interface != AAC_COMM_MESSAGE_TYPE3))
  1147. goto error_iounmap;
  1148. if (dev->msi_enabled)
  1149. aac_src_access_devreg(dev, AAC_ENABLE_MSIX);
  1150. if (aac_acquire_irq(dev))
  1151. goto error_iounmap;
  1152. dev->dbg_base = pci_resource_start(dev->pdev, 2);
  1153. dev->dbg_base_mapped = dev->regs.src.bar1;
  1154. dev->dbg_size = AAC_MIN_SRCV_BAR1_SIZE;
  1155. dev->a_ops.adapter_enable_int = aac_src_enable_interrupt_message;
  1156. aac_adapter_enable_int(dev);
  1157. if (!dev->sync_mode) {
  1158. /*
  1159. * Tell the adapter that all is configured, and it can
  1160. * start accepting requests
  1161. */
  1162. aac_src_start_adapter(dev);
  1163. }
  1164. return 0;
  1165. error_iounmap:
  1166. return -1;
  1167. }
  1168. void aac_src_access_devreg(struct aac_dev *dev, int mode)
  1169. {
  1170. u_int32_t val;
  1171. switch (mode) {
  1172. case AAC_ENABLE_INTERRUPT:
  1173. src_writel(dev,
  1174. MUnit.OIMR,
  1175. dev->OIMR = (dev->msi_enabled ?
  1176. AAC_INT_ENABLE_TYPE1_MSIX :
  1177. AAC_INT_ENABLE_TYPE1_INTX));
  1178. break;
  1179. case AAC_DISABLE_INTERRUPT:
  1180. src_writel(dev,
  1181. MUnit.OIMR,
  1182. dev->OIMR = AAC_INT_DISABLE_ALL);
  1183. break;
  1184. case AAC_ENABLE_MSIX:
  1185. /* set bit 6 */
  1186. val = src_readl(dev, MUnit.IDR);
  1187. val |= 0x40;
  1188. src_writel(dev, MUnit.IDR, val);
  1189. src_readl(dev, MUnit.IDR);
  1190. /* unmask int. */
  1191. val = PMC_ALL_INTERRUPT_BITS;
  1192. src_writel(dev, MUnit.IOAR, val);
  1193. val = src_readl(dev, MUnit.OIMR);
  1194. src_writel(dev,
  1195. MUnit.OIMR,
  1196. val & (~(PMC_GLOBAL_INT_BIT2 | PMC_GLOBAL_INT_BIT0)));
  1197. break;
  1198. case AAC_DISABLE_MSIX:
  1199. /* reset bit 6 */
  1200. val = src_readl(dev, MUnit.IDR);
  1201. val &= ~0x40;
  1202. src_writel(dev, MUnit.IDR, val);
  1203. src_readl(dev, MUnit.IDR);
  1204. break;
  1205. case AAC_CLEAR_AIF_BIT:
  1206. /* set bit 5 */
  1207. val = src_readl(dev, MUnit.IDR);
  1208. val |= 0x20;
  1209. src_writel(dev, MUnit.IDR, val);
  1210. src_readl(dev, MUnit.IDR);
  1211. break;
  1212. case AAC_CLEAR_SYNC_BIT:
  1213. /* set bit 4 */
  1214. val = src_readl(dev, MUnit.IDR);
  1215. val |= 0x10;
  1216. src_writel(dev, MUnit.IDR, val);
  1217. src_readl(dev, MUnit.IDR);
  1218. break;
  1219. case AAC_ENABLE_INTX:
  1220. /* set bit 7 */
  1221. val = src_readl(dev, MUnit.IDR);
  1222. val |= 0x80;
  1223. src_writel(dev, MUnit.IDR, val);
  1224. src_readl(dev, MUnit.IDR);
  1225. /* unmask int. */
  1226. val = PMC_ALL_INTERRUPT_BITS;
  1227. src_writel(dev, MUnit.IOAR, val);
  1228. src_readl(dev, MUnit.IOAR);
  1229. val = src_readl(dev, MUnit.OIMR);
  1230. src_writel(dev, MUnit.OIMR,
  1231. val & (~(PMC_GLOBAL_INT_BIT2)));
  1232. break;
  1233. default:
  1234. break;
  1235. }
  1236. }
  1237. static int aac_src_get_sync_status(struct aac_dev *dev)
  1238. {
  1239. int msix_val = 0;
  1240. int legacy_val = 0;
  1241. msix_val = src_readl(dev, MUnit.ODR_MSI) & SRC_MSI_READ_MASK ? 1 : 0;
  1242. if (!dev->msi_enabled) {
  1243. /*
  1244. * if Legacy int status indicates cmd is not complete
  1245. * sample MSIx register to see if it indiactes cmd complete,
  1246. * if yes set the controller in MSIx mode and consider cmd
  1247. * completed
  1248. */
  1249. legacy_val = src_readl(dev, MUnit.ODR_R) >> SRC_ODR_SHIFT;
  1250. if (!(legacy_val & 1) && msix_val)
  1251. dev->msi_enabled = 1;
  1252. return legacy_val;
  1253. }
  1254. return msix_val;
  1255. }