intel_rapl.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680
  1. /*
  2. * Intel Running Average Power Limit (RAPL) Driver
  3. * Copyright (c) 2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.
  16. *
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/types.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/log2.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/delay.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/cpu.h>
  30. #include <linux/powercap.h>
  31. #include <linux/suspend.h>
  32. #include <asm/iosf_mbi.h>
  33. #include <asm/processor.h>
  34. #include <asm/cpu_device_id.h>
  35. #include <asm/intel-family.h>
  36. /* Local defines */
  37. #define MSR_PLATFORM_POWER_LIMIT 0x0000065C
  38. /* bitmasks for RAPL MSRs, used by primitive access functions */
  39. #define ENERGY_STATUS_MASK 0xffffffff
  40. #define POWER_LIMIT1_MASK 0x7FFF
  41. #define POWER_LIMIT1_ENABLE BIT(15)
  42. #define POWER_LIMIT1_CLAMP BIT(16)
  43. #define POWER_LIMIT2_MASK (0x7FFFULL<<32)
  44. #define POWER_LIMIT2_ENABLE BIT_ULL(47)
  45. #define POWER_LIMIT2_CLAMP BIT_ULL(48)
  46. #define POWER_PACKAGE_LOCK BIT_ULL(63)
  47. #define POWER_PP_LOCK BIT(31)
  48. #define TIME_WINDOW1_MASK (0x7FULL<<17)
  49. #define TIME_WINDOW2_MASK (0x7FULL<<49)
  50. #define POWER_UNIT_OFFSET 0
  51. #define POWER_UNIT_MASK 0x0F
  52. #define ENERGY_UNIT_OFFSET 0x08
  53. #define ENERGY_UNIT_MASK 0x1F00
  54. #define TIME_UNIT_OFFSET 0x10
  55. #define TIME_UNIT_MASK 0xF0000
  56. #define POWER_INFO_MAX_MASK (0x7fffULL<<32)
  57. #define POWER_INFO_MIN_MASK (0x7fffULL<<16)
  58. #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
  59. #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
  60. #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
  61. #define PP_POLICY_MASK 0x1F
  62. /* Non HW constants */
  63. #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
  64. #define RAPL_PRIMITIVE_DUMMY BIT(2)
  65. #define TIME_WINDOW_MAX_MSEC 40000
  66. #define TIME_WINDOW_MIN_MSEC 250
  67. #define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
  68. enum unit_type {
  69. ARBITRARY_UNIT, /* no translation */
  70. POWER_UNIT,
  71. ENERGY_UNIT,
  72. TIME_UNIT,
  73. };
  74. enum rapl_domain_type {
  75. RAPL_DOMAIN_PACKAGE, /* entire package/socket */
  76. RAPL_DOMAIN_PP0, /* core power plane */
  77. RAPL_DOMAIN_PP1, /* graphics uncore */
  78. RAPL_DOMAIN_DRAM,/* DRAM control_type */
  79. RAPL_DOMAIN_PLATFORM, /* PSys control_type */
  80. RAPL_DOMAIN_MAX,
  81. };
  82. enum rapl_domain_msr_id {
  83. RAPL_DOMAIN_MSR_LIMIT,
  84. RAPL_DOMAIN_MSR_STATUS,
  85. RAPL_DOMAIN_MSR_PERF,
  86. RAPL_DOMAIN_MSR_POLICY,
  87. RAPL_DOMAIN_MSR_INFO,
  88. RAPL_DOMAIN_MSR_MAX,
  89. };
  90. /* per domain data, some are optional */
  91. enum rapl_primitives {
  92. ENERGY_COUNTER,
  93. POWER_LIMIT1,
  94. POWER_LIMIT2,
  95. FW_LOCK,
  96. PL1_ENABLE, /* power limit 1, aka long term */
  97. PL1_CLAMP, /* allow frequency to go below OS request */
  98. PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
  99. PL2_CLAMP,
  100. TIME_WINDOW1, /* long term */
  101. TIME_WINDOW2, /* short term */
  102. THERMAL_SPEC_POWER,
  103. MAX_POWER,
  104. MIN_POWER,
  105. MAX_TIME_WINDOW,
  106. THROTTLED_TIME,
  107. PRIORITY_LEVEL,
  108. /* below are not raw primitive data */
  109. AVERAGE_POWER,
  110. NR_RAPL_PRIMITIVES,
  111. };
  112. #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
  113. /* Can be expanded to include events, etc.*/
  114. struct rapl_domain_data {
  115. u64 primitives[NR_RAPL_PRIMITIVES];
  116. unsigned long timestamp;
  117. };
  118. struct msrl_action {
  119. u32 msr_no;
  120. u64 clear_mask;
  121. u64 set_mask;
  122. int err;
  123. };
  124. #define DOMAIN_STATE_INACTIVE BIT(0)
  125. #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
  126. #define DOMAIN_STATE_BIOS_LOCKED BIT(2)
  127. #define NR_POWER_LIMITS (2)
  128. struct rapl_power_limit {
  129. struct powercap_zone_constraint *constraint;
  130. int prim_id; /* primitive ID used to enable */
  131. struct rapl_domain *domain;
  132. const char *name;
  133. u64 last_power_limit;
  134. };
  135. static const char pl1_name[] = "long_term";
  136. static const char pl2_name[] = "short_term";
  137. struct rapl_package;
  138. struct rapl_domain {
  139. const char *name;
  140. enum rapl_domain_type id;
  141. int msrs[RAPL_DOMAIN_MSR_MAX];
  142. struct powercap_zone power_zone;
  143. struct rapl_domain_data rdd;
  144. struct rapl_power_limit rpl[NR_POWER_LIMITS];
  145. u64 attr_map; /* track capabilities */
  146. unsigned int state;
  147. unsigned int domain_energy_unit;
  148. struct rapl_package *rp;
  149. };
  150. #define power_zone_to_rapl_domain(_zone) \
  151. container_of(_zone, struct rapl_domain, power_zone)
  152. /* Each physical package contains multiple domains, these are the common
  153. * data across RAPL domains within a package.
  154. */
  155. struct rapl_package {
  156. unsigned int id; /* physical package/socket id */
  157. unsigned int nr_domains;
  158. unsigned long domain_map; /* bit map of active domains */
  159. unsigned int power_unit;
  160. unsigned int energy_unit;
  161. unsigned int time_unit;
  162. struct rapl_domain *domains; /* array of domains, sized at runtime */
  163. struct powercap_zone *power_zone; /* keep track of parent zone */
  164. unsigned long power_limit_irq; /* keep track of package power limit
  165. * notify interrupt enable status.
  166. */
  167. struct list_head plist;
  168. int lead_cpu; /* one active cpu per package for access */
  169. /* Track active cpus */
  170. struct cpumask cpumask;
  171. };
  172. struct rapl_defaults {
  173. u8 floor_freq_reg_addr;
  174. int (*check_unit)(struct rapl_package *rp, int cpu);
  175. void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
  176. u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
  177. bool to_raw);
  178. unsigned int dram_domain_energy_unit;
  179. };
  180. static struct rapl_defaults *rapl_defaults;
  181. /* Sideband MBI registers */
  182. #define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
  183. #define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
  184. #define PACKAGE_PLN_INT_SAVED BIT(0)
  185. #define MAX_PRIM_NAME (32)
  186. /* per domain data. used to describe individual knobs such that access function
  187. * can be consolidated into one instead of many inline functions.
  188. */
  189. struct rapl_primitive_info {
  190. const char *name;
  191. u64 mask;
  192. int shift;
  193. enum rapl_domain_msr_id id;
  194. enum unit_type unit;
  195. u32 flag;
  196. };
  197. #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
  198. .name = #p, \
  199. .mask = m, \
  200. .shift = s, \
  201. .id = i, \
  202. .unit = u, \
  203. .flag = f \
  204. }
  205. static void rapl_init_domains(struct rapl_package *rp);
  206. static int rapl_read_data_raw(struct rapl_domain *rd,
  207. enum rapl_primitives prim,
  208. bool xlate, u64 *data);
  209. static int rapl_write_data_raw(struct rapl_domain *rd,
  210. enum rapl_primitives prim,
  211. unsigned long long value);
  212. static u64 rapl_unit_xlate(struct rapl_domain *rd,
  213. enum unit_type type, u64 value,
  214. int to_raw);
  215. static void package_power_limit_irq_save(struct rapl_package *rp);
  216. static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
  217. static const char * const rapl_domain_names[] = {
  218. "package",
  219. "core",
  220. "uncore",
  221. "dram",
  222. "psys",
  223. };
  224. static struct powercap_control_type *control_type; /* PowerCap Controller */
  225. static struct rapl_domain *platform_rapl_domain; /* Platform (PSys) domain */
  226. /* caller to ensure CPU hotplug lock is held */
  227. static struct rapl_package *find_package_by_id(int id)
  228. {
  229. struct rapl_package *rp;
  230. list_for_each_entry(rp, &rapl_packages, plist) {
  231. if (rp->id == id)
  232. return rp;
  233. }
  234. return NULL;
  235. }
  236. static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
  237. {
  238. struct rapl_domain *rd;
  239. u64 energy_now;
  240. /* prevent CPU hotplug, make sure the RAPL domain does not go
  241. * away while reading the counter.
  242. */
  243. get_online_cpus();
  244. rd = power_zone_to_rapl_domain(power_zone);
  245. if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
  246. *energy_raw = energy_now;
  247. put_online_cpus();
  248. return 0;
  249. }
  250. put_online_cpus();
  251. return -EIO;
  252. }
  253. static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
  254. {
  255. struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
  256. *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
  257. return 0;
  258. }
  259. static int release_zone(struct powercap_zone *power_zone)
  260. {
  261. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  262. struct rapl_package *rp = rd->rp;
  263. /* package zone is the last zone of a package, we can free
  264. * memory here since all children has been unregistered.
  265. */
  266. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  267. kfree(rd);
  268. rp->domains = NULL;
  269. }
  270. return 0;
  271. }
  272. static int find_nr_power_limit(struct rapl_domain *rd)
  273. {
  274. int i, nr_pl = 0;
  275. for (i = 0; i < NR_POWER_LIMITS; i++) {
  276. if (rd->rpl[i].name)
  277. nr_pl++;
  278. }
  279. return nr_pl;
  280. }
  281. static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
  282. {
  283. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  284. if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
  285. return -EACCES;
  286. get_online_cpus();
  287. rapl_write_data_raw(rd, PL1_ENABLE, mode);
  288. if (rapl_defaults->set_floor_freq)
  289. rapl_defaults->set_floor_freq(rd, mode);
  290. put_online_cpus();
  291. return 0;
  292. }
  293. static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
  294. {
  295. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  296. u64 val;
  297. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  298. *mode = false;
  299. return 0;
  300. }
  301. get_online_cpus();
  302. if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
  303. put_online_cpus();
  304. return -EIO;
  305. }
  306. *mode = val;
  307. put_online_cpus();
  308. return 0;
  309. }
  310. /* per RAPL domain ops, in the order of rapl_domain_type */
  311. static const struct powercap_zone_ops zone_ops[] = {
  312. /* RAPL_DOMAIN_PACKAGE */
  313. {
  314. .get_energy_uj = get_energy_counter,
  315. .get_max_energy_range_uj = get_max_energy_counter,
  316. .release = release_zone,
  317. .set_enable = set_domain_enable,
  318. .get_enable = get_domain_enable,
  319. },
  320. /* RAPL_DOMAIN_PP0 */
  321. {
  322. .get_energy_uj = get_energy_counter,
  323. .get_max_energy_range_uj = get_max_energy_counter,
  324. .release = release_zone,
  325. .set_enable = set_domain_enable,
  326. .get_enable = get_domain_enable,
  327. },
  328. /* RAPL_DOMAIN_PP1 */
  329. {
  330. .get_energy_uj = get_energy_counter,
  331. .get_max_energy_range_uj = get_max_energy_counter,
  332. .release = release_zone,
  333. .set_enable = set_domain_enable,
  334. .get_enable = get_domain_enable,
  335. },
  336. /* RAPL_DOMAIN_DRAM */
  337. {
  338. .get_energy_uj = get_energy_counter,
  339. .get_max_energy_range_uj = get_max_energy_counter,
  340. .release = release_zone,
  341. .set_enable = set_domain_enable,
  342. .get_enable = get_domain_enable,
  343. },
  344. /* RAPL_DOMAIN_PLATFORM */
  345. {
  346. .get_energy_uj = get_energy_counter,
  347. .get_max_energy_range_uj = get_max_energy_counter,
  348. .release = release_zone,
  349. .set_enable = set_domain_enable,
  350. .get_enable = get_domain_enable,
  351. },
  352. };
  353. /*
  354. * Constraint index used by powercap can be different than power limit (PL)
  355. * index in that some PLs maybe missing due to non-existant MSRs. So we
  356. * need to convert here by finding the valid PLs only (name populated).
  357. */
  358. static int contraint_to_pl(struct rapl_domain *rd, int cid)
  359. {
  360. int i, j;
  361. for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
  362. if ((rd->rpl[i].name) && j++ == cid) {
  363. pr_debug("%s: index %d\n", __func__, i);
  364. return i;
  365. }
  366. }
  367. pr_err("Cannot find matching power limit for constraint %d\n", cid);
  368. return -EINVAL;
  369. }
  370. static int set_power_limit(struct powercap_zone *power_zone, int cid,
  371. u64 power_limit)
  372. {
  373. struct rapl_domain *rd;
  374. struct rapl_package *rp;
  375. int ret = 0;
  376. int id;
  377. get_online_cpus();
  378. rd = power_zone_to_rapl_domain(power_zone);
  379. id = contraint_to_pl(rd, cid);
  380. if (id < 0) {
  381. ret = id;
  382. goto set_exit;
  383. }
  384. rp = rd->rp;
  385. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  386. dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
  387. rd->name);
  388. ret = -EACCES;
  389. goto set_exit;
  390. }
  391. switch (rd->rpl[id].prim_id) {
  392. case PL1_ENABLE:
  393. rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
  394. break;
  395. case PL2_ENABLE:
  396. rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
  397. break;
  398. default:
  399. ret = -EINVAL;
  400. }
  401. if (!ret)
  402. package_power_limit_irq_save(rp);
  403. set_exit:
  404. put_online_cpus();
  405. return ret;
  406. }
  407. static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
  408. u64 *data)
  409. {
  410. struct rapl_domain *rd;
  411. u64 val;
  412. int prim;
  413. int ret = 0;
  414. int id;
  415. get_online_cpus();
  416. rd = power_zone_to_rapl_domain(power_zone);
  417. id = contraint_to_pl(rd, cid);
  418. if (id < 0) {
  419. ret = id;
  420. goto get_exit;
  421. }
  422. switch (rd->rpl[id].prim_id) {
  423. case PL1_ENABLE:
  424. prim = POWER_LIMIT1;
  425. break;
  426. case PL2_ENABLE:
  427. prim = POWER_LIMIT2;
  428. break;
  429. default:
  430. put_online_cpus();
  431. return -EINVAL;
  432. }
  433. if (rapl_read_data_raw(rd, prim, true, &val))
  434. ret = -EIO;
  435. else
  436. *data = val;
  437. get_exit:
  438. put_online_cpus();
  439. return ret;
  440. }
  441. static int set_time_window(struct powercap_zone *power_zone, int cid,
  442. u64 window)
  443. {
  444. struct rapl_domain *rd;
  445. int ret = 0;
  446. int id;
  447. get_online_cpus();
  448. rd = power_zone_to_rapl_domain(power_zone);
  449. id = contraint_to_pl(rd, cid);
  450. if (id < 0) {
  451. ret = id;
  452. goto set_time_exit;
  453. }
  454. switch (rd->rpl[id].prim_id) {
  455. case PL1_ENABLE:
  456. rapl_write_data_raw(rd, TIME_WINDOW1, window);
  457. break;
  458. case PL2_ENABLE:
  459. rapl_write_data_raw(rd, TIME_WINDOW2, window);
  460. break;
  461. default:
  462. ret = -EINVAL;
  463. }
  464. set_time_exit:
  465. put_online_cpus();
  466. return ret;
  467. }
  468. static int get_time_window(struct powercap_zone *power_zone, int cid, u64 *data)
  469. {
  470. struct rapl_domain *rd;
  471. u64 val;
  472. int ret = 0;
  473. int id;
  474. get_online_cpus();
  475. rd = power_zone_to_rapl_domain(power_zone);
  476. id = contraint_to_pl(rd, cid);
  477. if (id < 0) {
  478. ret = id;
  479. goto get_time_exit;
  480. }
  481. switch (rd->rpl[id].prim_id) {
  482. case PL1_ENABLE:
  483. ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
  484. break;
  485. case PL2_ENABLE:
  486. ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
  487. break;
  488. default:
  489. put_online_cpus();
  490. return -EINVAL;
  491. }
  492. if (!ret)
  493. *data = val;
  494. get_time_exit:
  495. put_online_cpus();
  496. return ret;
  497. }
  498. static const char *get_constraint_name(struct powercap_zone *power_zone, int cid)
  499. {
  500. struct rapl_domain *rd;
  501. int id;
  502. rd = power_zone_to_rapl_domain(power_zone);
  503. id = contraint_to_pl(rd, cid);
  504. if (id >= 0)
  505. return rd->rpl[id].name;
  506. return NULL;
  507. }
  508. static int get_max_power(struct powercap_zone *power_zone, int id,
  509. u64 *data)
  510. {
  511. struct rapl_domain *rd;
  512. u64 val;
  513. int prim;
  514. int ret = 0;
  515. get_online_cpus();
  516. rd = power_zone_to_rapl_domain(power_zone);
  517. switch (rd->rpl[id].prim_id) {
  518. case PL1_ENABLE:
  519. prim = THERMAL_SPEC_POWER;
  520. break;
  521. case PL2_ENABLE:
  522. prim = MAX_POWER;
  523. break;
  524. default:
  525. put_online_cpus();
  526. return -EINVAL;
  527. }
  528. if (rapl_read_data_raw(rd, prim, true, &val))
  529. ret = -EIO;
  530. else
  531. *data = val;
  532. put_online_cpus();
  533. return ret;
  534. }
  535. static const struct powercap_zone_constraint_ops constraint_ops = {
  536. .set_power_limit_uw = set_power_limit,
  537. .get_power_limit_uw = get_current_power_limit,
  538. .set_time_window_us = set_time_window,
  539. .get_time_window_us = get_time_window,
  540. .get_max_power_uw = get_max_power,
  541. .get_name = get_constraint_name,
  542. };
  543. /* called after domain detection and package level data are set */
  544. static void rapl_init_domains(struct rapl_package *rp)
  545. {
  546. int i;
  547. struct rapl_domain *rd = rp->domains;
  548. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  549. unsigned int mask = rp->domain_map & (1 << i);
  550. switch (mask) {
  551. case BIT(RAPL_DOMAIN_PACKAGE):
  552. rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
  553. rd->id = RAPL_DOMAIN_PACKAGE;
  554. rd->msrs[0] = MSR_PKG_POWER_LIMIT;
  555. rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
  556. rd->msrs[2] = MSR_PKG_PERF_STATUS;
  557. rd->msrs[3] = 0;
  558. rd->msrs[4] = MSR_PKG_POWER_INFO;
  559. rd->rpl[0].prim_id = PL1_ENABLE;
  560. rd->rpl[0].name = pl1_name;
  561. rd->rpl[1].prim_id = PL2_ENABLE;
  562. rd->rpl[1].name = pl2_name;
  563. break;
  564. case BIT(RAPL_DOMAIN_PP0):
  565. rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
  566. rd->id = RAPL_DOMAIN_PP0;
  567. rd->msrs[0] = MSR_PP0_POWER_LIMIT;
  568. rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
  569. rd->msrs[2] = 0;
  570. rd->msrs[3] = MSR_PP0_POLICY;
  571. rd->msrs[4] = 0;
  572. rd->rpl[0].prim_id = PL1_ENABLE;
  573. rd->rpl[0].name = pl1_name;
  574. break;
  575. case BIT(RAPL_DOMAIN_PP1):
  576. rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
  577. rd->id = RAPL_DOMAIN_PP1;
  578. rd->msrs[0] = MSR_PP1_POWER_LIMIT;
  579. rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
  580. rd->msrs[2] = 0;
  581. rd->msrs[3] = MSR_PP1_POLICY;
  582. rd->msrs[4] = 0;
  583. rd->rpl[0].prim_id = PL1_ENABLE;
  584. rd->rpl[0].name = pl1_name;
  585. break;
  586. case BIT(RAPL_DOMAIN_DRAM):
  587. rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
  588. rd->id = RAPL_DOMAIN_DRAM;
  589. rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
  590. rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
  591. rd->msrs[2] = MSR_DRAM_PERF_STATUS;
  592. rd->msrs[3] = 0;
  593. rd->msrs[4] = MSR_DRAM_POWER_INFO;
  594. rd->rpl[0].prim_id = PL1_ENABLE;
  595. rd->rpl[0].name = pl1_name;
  596. rd->domain_energy_unit =
  597. rapl_defaults->dram_domain_energy_unit;
  598. if (rd->domain_energy_unit)
  599. pr_info("DRAM domain energy unit %dpj\n",
  600. rd->domain_energy_unit);
  601. break;
  602. }
  603. if (mask) {
  604. rd->rp = rp;
  605. rd++;
  606. }
  607. }
  608. }
  609. static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
  610. u64 value, int to_raw)
  611. {
  612. u64 units = 1;
  613. struct rapl_package *rp = rd->rp;
  614. u64 scale = 1;
  615. switch (type) {
  616. case POWER_UNIT:
  617. units = rp->power_unit;
  618. break;
  619. case ENERGY_UNIT:
  620. scale = ENERGY_UNIT_SCALE;
  621. /* per domain unit takes precedence */
  622. if (rd->domain_energy_unit)
  623. units = rd->domain_energy_unit;
  624. else
  625. units = rp->energy_unit;
  626. break;
  627. case TIME_UNIT:
  628. return rapl_defaults->compute_time_window(rp, value, to_raw);
  629. case ARBITRARY_UNIT:
  630. default:
  631. return value;
  632. };
  633. if (to_raw)
  634. return div64_u64(value, units) * scale;
  635. value *= units;
  636. return div64_u64(value, scale);
  637. }
  638. /* in the order of enum rapl_primitives */
  639. static struct rapl_primitive_info rpi[] = {
  640. /* name, mask, shift, msr index, unit divisor */
  641. PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
  642. RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
  643. PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
  644. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  645. PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
  646. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  647. PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
  648. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  649. PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
  650. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  651. PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
  652. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  653. PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
  654. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  655. PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
  656. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  657. PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
  658. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  659. PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
  660. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  661. PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
  662. 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  663. PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
  664. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  665. PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
  666. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  667. PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
  668. RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
  669. PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
  670. RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
  671. PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
  672. RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
  673. /* non-hardware */
  674. PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
  675. RAPL_PRIMITIVE_DERIVED),
  676. {NULL, 0, 0, 0},
  677. };
  678. /* Read primitive data based on its related struct rapl_primitive_info.
  679. * if xlate flag is set, return translated data based on data units, i.e.
  680. * time, energy, and power.
  681. * RAPL MSRs are non-architectual and are laid out not consistently across
  682. * domains. Here we use primitive info to allow writing consolidated access
  683. * functions.
  684. * For a given primitive, it is processed by MSR mask and shift. Unit conversion
  685. * is pre-assigned based on RAPL unit MSRs read at init time.
  686. * 63-------------------------- 31--------------------------- 0
  687. * | xxxxx (mask) |
  688. * | |<- shift ----------------|
  689. * 63-------------------------- 31--------------------------- 0
  690. */
  691. static int rapl_read_data_raw(struct rapl_domain *rd,
  692. enum rapl_primitives prim,
  693. bool xlate, u64 *data)
  694. {
  695. u64 value, final;
  696. u32 msr;
  697. struct rapl_primitive_info *rp = &rpi[prim];
  698. int cpu;
  699. if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
  700. return -EINVAL;
  701. msr = rd->msrs[rp->id];
  702. if (!msr)
  703. return -EINVAL;
  704. cpu = rd->rp->lead_cpu;
  705. /* special-case package domain, which uses a different bit*/
  706. if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
  707. rp->mask = POWER_PACKAGE_LOCK;
  708. rp->shift = 63;
  709. }
  710. /* non-hardware data are collected by the polling thread */
  711. if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
  712. *data = rd->rdd.primitives[prim];
  713. return 0;
  714. }
  715. if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
  716. pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
  717. return -EIO;
  718. }
  719. final = value & rp->mask;
  720. final = final >> rp->shift;
  721. if (xlate)
  722. *data = rapl_unit_xlate(rd, rp->unit, final, 0);
  723. else
  724. *data = final;
  725. return 0;
  726. }
  727. static int msrl_update_safe(u32 msr_no, u64 clear_mask, u64 set_mask)
  728. {
  729. int err;
  730. u64 val;
  731. err = rdmsrl_safe(msr_no, &val);
  732. if (err)
  733. goto out;
  734. val &= ~clear_mask;
  735. val |= set_mask;
  736. err = wrmsrl_safe(msr_no, val);
  737. out:
  738. return err;
  739. }
  740. static void msrl_update_func(void *info)
  741. {
  742. struct msrl_action *ma = info;
  743. ma->err = msrl_update_safe(ma->msr_no, ma->clear_mask, ma->set_mask);
  744. }
  745. /* Similar use of primitive info in the read counterpart */
  746. static int rapl_write_data_raw(struct rapl_domain *rd,
  747. enum rapl_primitives prim,
  748. unsigned long long value)
  749. {
  750. struct rapl_primitive_info *rp = &rpi[prim];
  751. int cpu;
  752. u64 bits;
  753. struct msrl_action ma;
  754. int ret;
  755. cpu = rd->rp->lead_cpu;
  756. bits = rapl_unit_xlate(rd, rp->unit, value, 1);
  757. bits <<= rp->shift;
  758. bits &= rp->mask;
  759. memset(&ma, 0, sizeof(ma));
  760. ma.msr_no = rd->msrs[rp->id];
  761. ma.clear_mask = rp->mask;
  762. ma.set_mask = bits;
  763. ret = smp_call_function_single(cpu, msrl_update_func, &ma, 1);
  764. if (ret)
  765. WARN_ON_ONCE(ret);
  766. else
  767. ret = ma.err;
  768. return ret;
  769. }
  770. /*
  771. * Raw RAPL data stored in MSRs are in certain scales. We need to
  772. * convert them into standard units based on the units reported in
  773. * the RAPL unit MSRs. This is specific to CPUs as the method to
  774. * calculate units differ on different CPUs.
  775. * We convert the units to below format based on CPUs.
  776. * i.e.
  777. * energy unit: picoJoules : Represented in picoJoules by default
  778. * power unit : microWatts : Represented in milliWatts by default
  779. * time unit : microseconds: Represented in seconds by default
  780. */
  781. static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
  782. {
  783. u64 msr_val;
  784. u32 value;
  785. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  786. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  787. MSR_RAPL_POWER_UNIT, cpu);
  788. return -ENODEV;
  789. }
  790. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  791. rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
  792. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  793. rp->power_unit = 1000000 / (1 << value);
  794. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  795. rp->time_unit = 1000000 / (1 << value);
  796. pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
  797. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  798. return 0;
  799. }
  800. static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
  801. {
  802. u64 msr_val;
  803. u32 value;
  804. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  805. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  806. MSR_RAPL_POWER_UNIT, cpu);
  807. return -ENODEV;
  808. }
  809. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  810. rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
  811. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  812. rp->power_unit = (1 << value) * 1000;
  813. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  814. rp->time_unit = 1000000 / (1 << value);
  815. pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
  816. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  817. return 0;
  818. }
  819. static void power_limit_irq_save_cpu(void *info)
  820. {
  821. u32 l, h = 0;
  822. struct rapl_package *rp = (struct rapl_package *)info;
  823. /* save the state of PLN irq mask bit before disabling it */
  824. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  825. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
  826. rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
  827. rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
  828. }
  829. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  830. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  831. }
  832. /* REVISIT:
  833. * When package power limit is set artificially low by RAPL, LVT
  834. * thermal interrupt for package power limit should be ignored
  835. * since we are not really exceeding the real limit. The intention
  836. * is to avoid excessive interrupts while we are trying to save power.
  837. * A useful feature might be routing the package_power_limit interrupt
  838. * to userspace via eventfd. once we have a usecase, this is simple
  839. * to do by adding an atomic notifier.
  840. */
  841. static void package_power_limit_irq_save(struct rapl_package *rp)
  842. {
  843. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  844. return;
  845. smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
  846. }
  847. /*
  848. * Restore per package power limit interrupt enable state. Called from cpu
  849. * hotplug code on package removal.
  850. */
  851. static void package_power_limit_irq_restore(struct rapl_package *rp)
  852. {
  853. u32 l, h;
  854. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  855. return;
  856. /* irq enable state not saved, nothing to restore */
  857. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
  858. return;
  859. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  860. if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
  861. l |= PACKAGE_THERM_INT_PLN_ENABLE;
  862. else
  863. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  864. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  865. }
  866. static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
  867. {
  868. int nr_powerlimit = find_nr_power_limit(rd);
  869. /* always enable clamp such that p-state can go below OS requested
  870. * range. power capping priority over guranteed frequency.
  871. */
  872. rapl_write_data_raw(rd, PL1_CLAMP, mode);
  873. /* some domains have pl2 */
  874. if (nr_powerlimit > 1) {
  875. rapl_write_data_raw(rd, PL2_ENABLE, mode);
  876. rapl_write_data_raw(rd, PL2_CLAMP, mode);
  877. }
  878. }
  879. static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
  880. {
  881. static u32 power_ctrl_orig_val;
  882. u32 mdata;
  883. if (!rapl_defaults->floor_freq_reg_addr) {
  884. pr_err("Invalid floor frequency config register\n");
  885. return;
  886. }
  887. if (!power_ctrl_orig_val)
  888. iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
  889. rapl_defaults->floor_freq_reg_addr,
  890. &power_ctrl_orig_val);
  891. mdata = power_ctrl_orig_val;
  892. if (enable) {
  893. mdata &= ~(0x7f << 8);
  894. mdata |= 1 << 8;
  895. }
  896. iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
  897. rapl_defaults->floor_freq_reg_addr, mdata);
  898. }
  899. static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
  900. bool to_raw)
  901. {
  902. u64 f, y; /* fraction and exp. used for time unit */
  903. /*
  904. * Special processing based on 2^Y*(1+F/4), refer
  905. * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
  906. */
  907. if (!to_raw) {
  908. f = (value & 0x60) >> 5;
  909. y = value & 0x1f;
  910. value = (1 << y) * (4 + f) * rp->time_unit / 4;
  911. } else {
  912. do_div(value, rp->time_unit);
  913. y = ilog2(value);
  914. f = div64_u64(4 * (value - (1 << y)), 1 << y);
  915. value = (y & 0x1f) | ((f & 0x3) << 5);
  916. }
  917. return value;
  918. }
  919. static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
  920. bool to_raw)
  921. {
  922. /*
  923. * Atom time unit encoding is straight forward val * time_unit,
  924. * where time_unit is default to 1 sec. Never 0.
  925. */
  926. if (!to_raw)
  927. return (value) ? value *= rp->time_unit : rp->time_unit;
  928. else
  929. value = div64_u64(value, rp->time_unit);
  930. return value;
  931. }
  932. static const struct rapl_defaults rapl_defaults_core = {
  933. .floor_freq_reg_addr = 0,
  934. .check_unit = rapl_check_unit_core,
  935. .set_floor_freq = set_floor_freq_default,
  936. .compute_time_window = rapl_compute_time_window_core,
  937. };
  938. static const struct rapl_defaults rapl_defaults_hsw_server = {
  939. .check_unit = rapl_check_unit_core,
  940. .set_floor_freq = set_floor_freq_default,
  941. .compute_time_window = rapl_compute_time_window_core,
  942. .dram_domain_energy_unit = 15300,
  943. };
  944. static const struct rapl_defaults rapl_defaults_byt = {
  945. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
  946. .check_unit = rapl_check_unit_atom,
  947. .set_floor_freq = set_floor_freq_atom,
  948. .compute_time_window = rapl_compute_time_window_atom,
  949. };
  950. static const struct rapl_defaults rapl_defaults_tng = {
  951. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
  952. .check_unit = rapl_check_unit_atom,
  953. .set_floor_freq = set_floor_freq_atom,
  954. .compute_time_window = rapl_compute_time_window_atom,
  955. };
  956. static const struct rapl_defaults rapl_defaults_ann = {
  957. .floor_freq_reg_addr = 0,
  958. .check_unit = rapl_check_unit_atom,
  959. .set_floor_freq = NULL,
  960. .compute_time_window = rapl_compute_time_window_atom,
  961. };
  962. static const struct rapl_defaults rapl_defaults_cht = {
  963. .floor_freq_reg_addr = 0,
  964. .check_unit = rapl_check_unit_atom,
  965. .set_floor_freq = NULL,
  966. .compute_time_window = rapl_compute_time_window_atom,
  967. };
  968. #define RAPL_CPU(_model, _ops) { \
  969. .vendor = X86_VENDOR_INTEL, \
  970. .family = 6, \
  971. .model = _model, \
  972. .driver_data = (kernel_ulong_t)&_ops, \
  973. }
  974. static const struct x86_cpu_id rapl_ids[] __initconst = {
  975. RAPL_CPU(INTEL_FAM6_SANDYBRIDGE, rapl_defaults_core),
  976. RAPL_CPU(INTEL_FAM6_SANDYBRIDGE_X, rapl_defaults_core),
  977. RAPL_CPU(INTEL_FAM6_IVYBRIDGE, rapl_defaults_core),
  978. RAPL_CPU(INTEL_FAM6_IVYBRIDGE_X, rapl_defaults_core),
  979. RAPL_CPU(INTEL_FAM6_HASWELL_CORE, rapl_defaults_core),
  980. RAPL_CPU(INTEL_FAM6_HASWELL_ULT, rapl_defaults_core),
  981. RAPL_CPU(INTEL_FAM6_HASWELL_GT3E, rapl_defaults_core),
  982. RAPL_CPU(INTEL_FAM6_HASWELL_X, rapl_defaults_hsw_server),
  983. RAPL_CPU(INTEL_FAM6_BROADWELL_CORE, rapl_defaults_core),
  984. RAPL_CPU(INTEL_FAM6_BROADWELL_GT3E, rapl_defaults_core),
  985. RAPL_CPU(INTEL_FAM6_BROADWELL_XEON_D, rapl_defaults_core),
  986. RAPL_CPU(INTEL_FAM6_BROADWELL_X, rapl_defaults_hsw_server),
  987. RAPL_CPU(INTEL_FAM6_SKYLAKE_DESKTOP, rapl_defaults_core),
  988. RAPL_CPU(INTEL_FAM6_SKYLAKE_MOBILE, rapl_defaults_core),
  989. RAPL_CPU(INTEL_FAM6_SKYLAKE_X, rapl_defaults_hsw_server),
  990. RAPL_CPU(INTEL_FAM6_KABYLAKE_MOBILE, rapl_defaults_core),
  991. RAPL_CPU(INTEL_FAM6_KABYLAKE_DESKTOP, rapl_defaults_core),
  992. RAPL_CPU(INTEL_FAM6_CANNONLAKE_MOBILE, rapl_defaults_core),
  993. RAPL_CPU(INTEL_FAM6_ATOM_SILVERMONT, rapl_defaults_byt),
  994. RAPL_CPU(INTEL_FAM6_ATOM_AIRMONT, rapl_defaults_cht),
  995. RAPL_CPU(INTEL_FAM6_ATOM_SILVERMONT_MID, rapl_defaults_tng),
  996. RAPL_CPU(INTEL_FAM6_ATOM_AIRMONT_MID, rapl_defaults_ann),
  997. RAPL_CPU(INTEL_FAM6_ATOM_GOLDMONT, rapl_defaults_core),
  998. RAPL_CPU(INTEL_FAM6_ATOM_GOLDMONT_PLUS, rapl_defaults_core),
  999. RAPL_CPU(INTEL_FAM6_ATOM_GOLDMONT_X, rapl_defaults_core),
  1000. RAPL_CPU(INTEL_FAM6_XEON_PHI_KNL, rapl_defaults_hsw_server),
  1001. RAPL_CPU(INTEL_FAM6_XEON_PHI_KNM, rapl_defaults_hsw_server),
  1002. {}
  1003. };
  1004. MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
  1005. /* Read once for all raw primitive data for domains */
  1006. static void rapl_update_domain_data(struct rapl_package *rp)
  1007. {
  1008. int dmn, prim;
  1009. u64 val;
  1010. for (dmn = 0; dmn < rp->nr_domains; dmn++) {
  1011. pr_debug("update package %d domain %s data\n", rp->id,
  1012. rp->domains[dmn].name);
  1013. /* exclude non-raw primitives */
  1014. for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++) {
  1015. if (!rapl_read_data_raw(&rp->domains[dmn], prim,
  1016. rpi[prim].unit, &val))
  1017. rp->domains[dmn].rdd.primitives[prim] = val;
  1018. }
  1019. }
  1020. }
  1021. static void rapl_unregister_powercap(void)
  1022. {
  1023. if (platform_rapl_domain) {
  1024. powercap_unregister_zone(control_type,
  1025. &platform_rapl_domain->power_zone);
  1026. kfree(platform_rapl_domain);
  1027. }
  1028. powercap_unregister_control_type(control_type);
  1029. }
  1030. static int rapl_package_register_powercap(struct rapl_package *rp)
  1031. {
  1032. struct rapl_domain *rd;
  1033. char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
  1034. struct powercap_zone *power_zone = NULL;
  1035. int nr_pl, ret;
  1036. /* Update the domain data of the new package */
  1037. rapl_update_domain_data(rp);
  1038. /* first we register package domain as the parent zone*/
  1039. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1040. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1041. nr_pl = find_nr_power_limit(rd);
  1042. pr_debug("register socket %d package domain %s\n",
  1043. rp->id, rd->name);
  1044. memset(dev_name, 0, sizeof(dev_name));
  1045. snprintf(dev_name, sizeof(dev_name), "%s-%d",
  1046. rd->name, rp->id);
  1047. power_zone = powercap_register_zone(&rd->power_zone,
  1048. control_type,
  1049. dev_name, NULL,
  1050. &zone_ops[rd->id],
  1051. nr_pl,
  1052. &constraint_ops);
  1053. if (IS_ERR(power_zone)) {
  1054. pr_debug("failed to register package, %d\n",
  1055. rp->id);
  1056. return PTR_ERR(power_zone);
  1057. }
  1058. /* track parent zone in per package/socket data */
  1059. rp->power_zone = power_zone;
  1060. /* done, only one package domain per socket */
  1061. break;
  1062. }
  1063. }
  1064. if (!power_zone) {
  1065. pr_err("no package domain found, unknown topology!\n");
  1066. return -ENODEV;
  1067. }
  1068. /* now register domains as children of the socket/package*/
  1069. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1070. if (rd->id == RAPL_DOMAIN_PACKAGE)
  1071. continue;
  1072. /* number of power limits per domain varies */
  1073. nr_pl = find_nr_power_limit(rd);
  1074. power_zone = powercap_register_zone(&rd->power_zone,
  1075. control_type, rd->name,
  1076. rp->power_zone,
  1077. &zone_ops[rd->id], nr_pl,
  1078. &constraint_ops);
  1079. if (IS_ERR(power_zone)) {
  1080. pr_debug("failed to register power_zone, %d:%s:%s\n",
  1081. rp->id, rd->name, dev_name);
  1082. ret = PTR_ERR(power_zone);
  1083. goto err_cleanup;
  1084. }
  1085. }
  1086. return 0;
  1087. err_cleanup:
  1088. /*
  1089. * Clean up previously initialized domains within the package if we
  1090. * failed after the first domain setup.
  1091. */
  1092. while (--rd >= rp->domains) {
  1093. pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
  1094. powercap_unregister_zone(control_type, &rd->power_zone);
  1095. }
  1096. return ret;
  1097. }
  1098. static int __init rapl_register_psys(void)
  1099. {
  1100. struct rapl_domain *rd;
  1101. struct powercap_zone *power_zone;
  1102. u64 val;
  1103. if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_ENERGY_STATUS, &val) || !val)
  1104. return -ENODEV;
  1105. if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_POWER_LIMIT, &val) || !val)
  1106. return -ENODEV;
  1107. rd = kzalloc(sizeof(*rd), GFP_KERNEL);
  1108. if (!rd)
  1109. return -ENOMEM;
  1110. rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM];
  1111. rd->id = RAPL_DOMAIN_PLATFORM;
  1112. rd->msrs[0] = MSR_PLATFORM_POWER_LIMIT;
  1113. rd->msrs[1] = MSR_PLATFORM_ENERGY_STATUS;
  1114. rd->rpl[0].prim_id = PL1_ENABLE;
  1115. rd->rpl[0].name = pl1_name;
  1116. rd->rpl[1].prim_id = PL2_ENABLE;
  1117. rd->rpl[1].name = pl2_name;
  1118. rd->rp = find_package_by_id(0);
  1119. power_zone = powercap_register_zone(&rd->power_zone, control_type,
  1120. "psys", NULL,
  1121. &zone_ops[RAPL_DOMAIN_PLATFORM],
  1122. 2, &constraint_ops);
  1123. if (IS_ERR(power_zone)) {
  1124. kfree(rd);
  1125. return PTR_ERR(power_zone);
  1126. }
  1127. platform_rapl_domain = rd;
  1128. return 0;
  1129. }
  1130. static int __init rapl_register_powercap(void)
  1131. {
  1132. control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
  1133. if (IS_ERR(control_type)) {
  1134. pr_debug("failed to register powercap control_type.\n");
  1135. return PTR_ERR(control_type);
  1136. }
  1137. return 0;
  1138. }
  1139. static int rapl_check_domain(int cpu, int domain)
  1140. {
  1141. unsigned msr;
  1142. u64 val = 0;
  1143. switch (domain) {
  1144. case RAPL_DOMAIN_PACKAGE:
  1145. msr = MSR_PKG_ENERGY_STATUS;
  1146. break;
  1147. case RAPL_DOMAIN_PP0:
  1148. msr = MSR_PP0_ENERGY_STATUS;
  1149. break;
  1150. case RAPL_DOMAIN_PP1:
  1151. msr = MSR_PP1_ENERGY_STATUS;
  1152. break;
  1153. case RAPL_DOMAIN_DRAM:
  1154. msr = MSR_DRAM_ENERGY_STATUS;
  1155. break;
  1156. case RAPL_DOMAIN_PLATFORM:
  1157. /* PSYS(PLATFORM) is not a CPU domain, so avoid printng error */
  1158. return -EINVAL;
  1159. default:
  1160. pr_err("invalid domain id %d\n", domain);
  1161. return -EINVAL;
  1162. }
  1163. /* make sure domain counters are available and contains non-zero
  1164. * values, otherwise skip it.
  1165. */
  1166. if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
  1167. return -ENODEV;
  1168. return 0;
  1169. }
  1170. /*
  1171. * Check if power limits are available. Two cases when they are not available:
  1172. * 1. Locked by BIOS, in this case we still provide read-only access so that
  1173. * users can see what limit is set by the BIOS.
  1174. * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not
  1175. * exist at all. In this case, we do not show the contraints in powercap.
  1176. *
  1177. * Called after domains are detected and initialized.
  1178. */
  1179. static void rapl_detect_powerlimit(struct rapl_domain *rd)
  1180. {
  1181. u64 val64;
  1182. int i;
  1183. /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */
  1184. if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
  1185. if (val64) {
  1186. pr_info("RAPL package %d domain %s locked by BIOS\n",
  1187. rd->rp->id, rd->name);
  1188. rd->state |= DOMAIN_STATE_BIOS_LOCKED;
  1189. }
  1190. }
  1191. /* check if power limit MSRs exists, otherwise domain is monitoring only */
  1192. for (i = 0; i < NR_POWER_LIMITS; i++) {
  1193. int prim = rd->rpl[i].prim_id;
  1194. if (rapl_read_data_raw(rd, prim, false, &val64))
  1195. rd->rpl[i].name = NULL;
  1196. }
  1197. }
  1198. /* Detect active and valid domains for the given CPU, caller must
  1199. * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
  1200. */
  1201. static int rapl_detect_domains(struct rapl_package *rp, int cpu)
  1202. {
  1203. struct rapl_domain *rd;
  1204. int i;
  1205. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  1206. /* use physical package id to read counters */
  1207. if (!rapl_check_domain(cpu, i)) {
  1208. rp->domain_map |= 1 << i;
  1209. pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
  1210. }
  1211. }
  1212. rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
  1213. if (!rp->nr_domains) {
  1214. pr_debug("no valid rapl domains found in package %d\n", rp->id);
  1215. return -ENODEV;
  1216. }
  1217. pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
  1218. rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
  1219. GFP_KERNEL);
  1220. if (!rp->domains)
  1221. return -ENOMEM;
  1222. rapl_init_domains(rp);
  1223. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
  1224. rapl_detect_powerlimit(rd);
  1225. return 0;
  1226. }
  1227. /* called from CPU hotplug notifier, hotplug lock held */
  1228. static void rapl_remove_package(struct rapl_package *rp)
  1229. {
  1230. struct rapl_domain *rd, *rd_package = NULL;
  1231. package_power_limit_irq_restore(rp);
  1232. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1233. rapl_write_data_raw(rd, PL1_ENABLE, 0);
  1234. rapl_write_data_raw(rd, PL1_CLAMP, 0);
  1235. if (find_nr_power_limit(rd) > 1) {
  1236. rapl_write_data_raw(rd, PL2_ENABLE, 0);
  1237. rapl_write_data_raw(rd, PL2_CLAMP, 0);
  1238. }
  1239. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1240. rd_package = rd;
  1241. continue;
  1242. }
  1243. pr_debug("remove package, undo power limit on %d: %s\n",
  1244. rp->id, rd->name);
  1245. powercap_unregister_zone(control_type, &rd->power_zone);
  1246. }
  1247. /* do parent zone last */
  1248. powercap_unregister_zone(control_type, &rd_package->power_zone);
  1249. list_del(&rp->plist);
  1250. kfree(rp);
  1251. }
  1252. /* called from CPU hotplug notifier, hotplug lock held */
  1253. static struct rapl_package *rapl_add_package(int cpu, int pkgid)
  1254. {
  1255. struct rapl_package *rp;
  1256. int ret;
  1257. rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
  1258. if (!rp)
  1259. return ERR_PTR(-ENOMEM);
  1260. /* add the new package to the list */
  1261. rp->id = pkgid;
  1262. rp->lead_cpu = cpu;
  1263. /* check if the package contains valid domains */
  1264. if (rapl_detect_domains(rp, cpu) ||
  1265. rapl_defaults->check_unit(rp, cpu)) {
  1266. ret = -ENODEV;
  1267. goto err_free_package;
  1268. }
  1269. ret = rapl_package_register_powercap(rp);
  1270. if (!ret) {
  1271. INIT_LIST_HEAD(&rp->plist);
  1272. list_add(&rp->plist, &rapl_packages);
  1273. return rp;
  1274. }
  1275. err_free_package:
  1276. kfree(rp->domains);
  1277. kfree(rp);
  1278. return ERR_PTR(ret);
  1279. }
  1280. /* Handles CPU hotplug on multi-socket systems.
  1281. * If a CPU goes online as the first CPU of the physical package
  1282. * we add the RAPL package to the system. Similarly, when the last
  1283. * CPU of the package is removed, we remove the RAPL package and its
  1284. * associated domains. Cooling devices are handled accordingly at
  1285. * per-domain level.
  1286. */
  1287. static int rapl_cpu_online(unsigned int cpu)
  1288. {
  1289. int pkgid = topology_physical_package_id(cpu);
  1290. struct rapl_package *rp;
  1291. rp = find_package_by_id(pkgid);
  1292. if (!rp) {
  1293. rp = rapl_add_package(cpu, pkgid);
  1294. if (IS_ERR(rp))
  1295. return PTR_ERR(rp);
  1296. }
  1297. cpumask_set_cpu(cpu, &rp->cpumask);
  1298. return 0;
  1299. }
  1300. static int rapl_cpu_down_prep(unsigned int cpu)
  1301. {
  1302. int pkgid = topology_physical_package_id(cpu);
  1303. struct rapl_package *rp;
  1304. int lead_cpu;
  1305. rp = find_package_by_id(pkgid);
  1306. if (!rp)
  1307. return 0;
  1308. cpumask_clear_cpu(cpu, &rp->cpumask);
  1309. lead_cpu = cpumask_first(&rp->cpumask);
  1310. if (lead_cpu >= nr_cpu_ids)
  1311. rapl_remove_package(rp);
  1312. else if (rp->lead_cpu == cpu)
  1313. rp->lead_cpu = lead_cpu;
  1314. return 0;
  1315. }
  1316. static enum cpuhp_state pcap_rapl_online;
  1317. static void power_limit_state_save(void)
  1318. {
  1319. struct rapl_package *rp;
  1320. struct rapl_domain *rd;
  1321. int nr_pl, ret, i;
  1322. get_online_cpus();
  1323. list_for_each_entry(rp, &rapl_packages, plist) {
  1324. if (!rp->power_zone)
  1325. continue;
  1326. rd = power_zone_to_rapl_domain(rp->power_zone);
  1327. nr_pl = find_nr_power_limit(rd);
  1328. for (i = 0; i < nr_pl; i++) {
  1329. switch (rd->rpl[i].prim_id) {
  1330. case PL1_ENABLE:
  1331. ret = rapl_read_data_raw(rd,
  1332. POWER_LIMIT1,
  1333. true,
  1334. &rd->rpl[i].last_power_limit);
  1335. if (ret)
  1336. rd->rpl[i].last_power_limit = 0;
  1337. break;
  1338. case PL2_ENABLE:
  1339. ret = rapl_read_data_raw(rd,
  1340. POWER_LIMIT2,
  1341. true,
  1342. &rd->rpl[i].last_power_limit);
  1343. if (ret)
  1344. rd->rpl[i].last_power_limit = 0;
  1345. break;
  1346. }
  1347. }
  1348. }
  1349. put_online_cpus();
  1350. }
  1351. static void power_limit_state_restore(void)
  1352. {
  1353. struct rapl_package *rp;
  1354. struct rapl_domain *rd;
  1355. int nr_pl, i;
  1356. get_online_cpus();
  1357. list_for_each_entry(rp, &rapl_packages, plist) {
  1358. if (!rp->power_zone)
  1359. continue;
  1360. rd = power_zone_to_rapl_domain(rp->power_zone);
  1361. nr_pl = find_nr_power_limit(rd);
  1362. for (i = 0; i < nr_pl; i++) {
  1363. switch (rd->rpl[i].prim_id) {
  1364. case PL1_ENABLE:
  1365. if (rd->rpl[i].last_power_limit)
  1366. rapl_write_data_raw(rd,
  1367. POWER_LIMIT1,
  1368. rd->rpl[i].last_power_limit);
  1369. break;
  1370. case PL2_ENABLE:
  1371. if (rd->rpl[i].last_power_limit)
  1372. rapl_write_data_raw(rd,
  1373. POWER_LIMIT2,
  1374. rd->rpl[i].last_power_limit);
  1375. break;
  1376. }
  1377. }
  1378. }
  1379. put_online_cpus();
  1380. }
  1381. static int rapl_pm_callback(struct notifier_block *nb,
  1382. unsigned long mode, void *_unused)
  1383. {
  1384. switch (mode) {
  1385. case PM_SUSPEND_PREPARE:
  1386. power_limit_state_save();
  1387. break;
  1388. case PM_POST_SUSPEND:
  1389. power_limit_state_restore();
  1390. break;
  1391. }
  1392. return NOTIFY_OK;
  1393. }
  1394. static struct notifier_block rapl_pm_notifier = {
  1395. .notifier_call = rapl_pm_callback,
  1396. };
  1397. static int __init rapl_init(void)
  1398. {
  1399. const struct x86_cpu_id *id;
  1400. int ret;
  1401. id = x86_match_cpu(rapl_ids);
  1402. if (!id) {
  1403. pr_err("driver does not support CPU family %d model %d\n",
  1404. boot_cpu_data.x86, boot_cpu_data.x86_model);
  1405. return -ENODEV;
  1406. }
  1407. rapl_defaults = (struct rapl_defaults *)id->driver_data;
  1408. ret = rapl_register_powercap();
  1409. if (ret)
  1410. return ret;
  1411. ret = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "powercap/rapl:online",
  1412. rapl_cpu_online, rapl_cpu_down_prep);
  1413. if (ret < 0)
  1414. goto err_unreg;
  1415. pcap_rapl_online = ret;
  1416. /* Don't bail out if PSys is not supported */
  1417. rapl_register_psys();
  1418. ret = register_pm_notifier(&rapl_pm_notifier);
  1419. if (ret)
  1420. goto err_unreg_all;
  1421. return 0;
  1422. err_unreg_all:
  1423. cpuhp_remove_state(pcap_rapl_online);
  1424. err_unreg:
  1425. rapl_unregister_powercap();
  1426. return ret;
  1427. }
  1428. static void __exit rapl_exit(void)
  1429. {
  1430. unregister_pm_notifier(&rapl_pm_notifier);
  1431. cpuhp_remove_state(pcap_rapl_online);
  1432. rapl_unregister_powercap();
  1433. }
  1434. module_init(rapl_init);
  1435. module_exit(rapl_exit);
  1436. MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
  1437. MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
  1438. MODULE_LICENSE("GPL v2");