phy-twl4030-usb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/io.h>
  32. #include <linux/delay.h>
  33. #include <linux/usb/otg.h>
  34. #include <linux/phy/phy.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/usb/musb.h>
  37. #include <linux/usb/ulpi.h>
  38. #include <linux/mfd/twl.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/err.h>
  41. #include <linux/slab.h>
  42. /* Register defines */
  43. #define MCPC_CTRL 0x30
  44. #define MCPC_CTRL_RTSOL (1 << 7)
  45. #define MCPC_CTRL_EXTSWR (1 << 6)
  46. #define MCPC_CTRL_EXTSWC (1 << 5)
  47. #define MCPC_CTRL_VOICESW (1 << 4)
  48. #define MCPC_CTRL_OUT64K (1 << 3)
  49. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  50. #define MCPC_CTRL_HS_UART (1 << 0)
  51. #define MCPC_IO_CTRL 0x33
  52. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  53. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  54. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  55. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  56. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  57. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  58. #define MCPC_CTRL2 0x36
  59. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  60. #define OTHER_FUNC_CTRL 0x80
  61. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  62. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  63. #define OTHER_IFC_CTRL 0x83
  64. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  65. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  66. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  68. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  69. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  70. #define OTHER_INT_EN_RISE 0x86
  71. #define OTHER_INT_EN_FALL 0x89
  72. #define OTHER_INT_STS 0x8C
  73. #define OTHER_INT_LATCH 0x8D
  74. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  75. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  76. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  77. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  78. #define OTHER_INT_MANU (1 << 1)
  79. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  80. #define ID_STATUS 0x96
  81. #define ID_RES_FLOAT (1 << 4)
  82. #define ID_RES_440K (1 << 3)
  83. #define ID_RES_200K (1 << 2)
  84. #define ID_RES_102K (1 << 1)
  85. #define ID_RES_GND (1 << 0)
  86. #define POWER_CTRL 0xAC
  87. #define POWER_CTRL_OTG_ENAB (1 << 5)
  88. #define OTHER_IFC_CTRL2 0xAF
  89. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  90. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  91. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  94. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  95. #define REG_CTRL_EN 0xB2
  96. #define REG_CTRL_ERROR 0xB5
  97. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  98. #define OTHER_FUNC_CTRL2 0xB8
  99. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  100. /* following registers do not have separate _clr and _set registers */
  101. #define VBUS_DEBOUNCE 0xC0
  102. #define ID_DEBOUNCE 0xC1
  103. #define VBAT_TIMER 0xD3
  104. #define PHY_PWR_CTRL 0xFD
  105. #define PHY_PWR_PHYPWD (1 << 0)
  106. #define PHY_CLK_CTRL 0xFE
  107. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  108. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  109. #define REQ_PHY_DPLL_CLK (1 << 0)
  110. #define PHY_CLK_CTRL_STS 0xFF
  111. #define PHY_DPLL_CLK (1 << 0)
  112. /* In module TWL_MODULE_PM_MASTER */
  113. #define STS_HW_CONDITIONS 0x0F
  114. /* In module TWL_MODULE_PM_RECEIVER */
  115. #define VUSB_DEDICATED1 0x7D
  116. #define VUSB_DEDICATED2 0x7E
  117. #define VUSB1V5_DEV_GRP 0x71
  118. #define VUSB1V5_TYPE 0x72
  119. #define VUSB1V5_REMAP 0x73
  120. #define VUSB1V8_DEV_GRP 0x74
  121. #define VUSB1V8_TYPE 0x75
  122. #define VUSB1V8_REMAP 0x76
  123. #define VUSB3V1_DEV_GRP 0x77
  124. #define VUSB3V1_TYPE 0x78
  125. #define VUSB3V1_REMAP 0x79
  126. /* In module TWL4030_MODULE_INTBR */
  127. #define PMBR1 0x0D
  128. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  129. static irqreturn_t twl4030_usb_irq(int irq, void *_twl);
  130. /*
  131. * If VBUS is valid or ID is ground, then we know a
  132. * cable is present and we need to be runtime-enabled
  133. */
  134. static inline bool cable_present(enum musb_vbus_id_status stat)
  135. {
  136. return stat == MUSB_VBUS_VALID ||
  137. stat == MUSB_ID_GROUND;
  138. }
  139. struct twl4030_usb {
  140. struct usb_phy phy;
  141. struct device *dev;
  142. /* TWL4030 internal USB regulator supplies */
  143. struct regulator *usb1v5;
  144. struct regulator *usb1v8;
  145. struct regulator *usb3v1;
  146. /* for vbus reporting with irqs disabled */
  147. struct mutex lock;
  148. /* pin configuration */
  149. enum twl4030_usb_mode usb_mode;
  150. int irq;
  151. enum musb_vbus_id_status linkstat;
  152. bool vbus_supplied;
  153. bool musb_mailbox_pending;
  154. struct delayed_work id_workaround_work;
  155. };
  156. /* internal define on top of container_of */
  157. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  158. /*-------------------------------------------------------------------------*/
  159. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  160. u8 module, u8 data, u8 address)
  161. {
  162. u8 check = 0xFF;
  163. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  164. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  165. (check == data))
  166. return 0;
  167. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  168. 1, module, address, check, data);
  169. /* Failed once: Try again */
  170. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  171. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  172. (check == data))
  173. return 0;
  174. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  175. 2, module, address, check, data);
  176. /* Failed again: Return error */
  177. return -EBUSY;
  178. }
  179. #define twl4030_usb_write_verify(twl, address, data) \
  180. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  181. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  182. u8 address, u8 data)
  183. {
  184. int ret = 0;
  185. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  186. if (ret < 0)
  187. dev_dbg(twl->dev,
  188. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  189. return ret;
  190. }
  191. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  192. {
  193. u8 data;
  194. int ret = 0;
  195. ret = twl_i2c_read_u8(module, &data, address);
  196. if (ret >= 0)
  197. ret = data;
  198. else
  199. dev_dbg(twl->dev,
  200. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  201. module, address, ret);
  202. return ret;
  203. }
  204. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  205. {
  206. return twl4030_readb(twl, TWL_MODULE_USB, address);
  207. }
  208. /*-------------------------------------------------------------------------*/
  209. static inline int
  210. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  211. {
  212. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  213. }
  214. static inline int
  215. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  216. {
  217. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  218. }
  219. /*-------------------------------------------------------------------------*/
  220. static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
  221. {
  222. int ret;
  223. ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
  224. if (ret < 0 || !(ret & PHY_DPLL_CLK))
  225. /*
  226. * if clocks are off, registers are not updated,
  227. * but we can assume we don't drive VBUS in this case
  228. */
  229. return false;
  230. ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
  231. if (ret < 0)
  232. return false;
  233. return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
  234. }
  235. static enum musb_vbus_id_status
  236. twl4030_usb_linkstat(struct twl4030_usb *twl)
  237. {
  238. int status;
  239. enum musb_vbus_id_status linkstat = MUSB_UNKNOWN;
  240. twl->vbus_supplied = false;
  241. /*
  242. * For ID/VBUS sensing, see manual section 15.4.8 ...
  243. * except when using only battery backup power, two
  244. * comparators produce VBUS_PRES and ID_PRES signals,
  245. * which don't match docs elsewhere. But ... BIT(7)
  246. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  247. * seem to match up. If either is true the USB_PRES
  248. * signal is active, the OTG module is activated, and
  249. * its interrupt may be raised (may wake the system).
  250. */
  251. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  252. if (status < 0)
  253. dev_err(twl->dev, "USB link status err %d\n", status);
  254. else if (status & (BIT(7) | BIT(2))) {
  255. if (status & BIT(7)) {
  256. if (twl4030_is_driving_vbus(twl))
  257. status &= ~BIT(7);
  258. else
  259. twl->vbus_supplied = true;
  260. }
  261. if (status & BIT(2))
  262. linkstat = MUSB_ID_GROUND;
  263. else if (status & BIT(7))
  264. linkstat = MUSB_VBUS_VALID;
  265. else
  266. linkstat = MUSB_VBUS_OFF;
  267. } else {
  268. if (twl->linkstat != MUSB_UNKNOWN)
  269. linkstat = MUSB_VBUS_OFF;
  270. }
  271. kobject_uevent(&twl->dev->kobj, linkstat == MUSB_VBUS_VALID
  272. ? KOBJ_ONLINE : KOBJ_OFFLINE);
  273. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  274. status, status, linkstat);
  275. /* REVISIT this assumes host and peripheral controllers
  276. * are registered, and that both are active...
  277. */
  278. return linkstat;
  279. }
  280. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  281. {
  282. twl->usb_mode = mode;
  283. switch (mode) {
  284. case T2_USB_MODE_ULPI:
  285. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  286. ULPI_IFC_CTRL_CARKITMODE);
  287. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  288. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  289. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  290. ULPI_FUNC_CTRL_OPMODE_MASK);
  291. break;
  292. case -1:
  293. /* FIXME: power on defaults */
  294. break;
  295. default:
  296. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  297. mode);
  298. break;
  299. }
  300. }
  301. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  302. {
  303. unsigned long timeout;
  304. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  305. if (val >= 0) {
  306. if (on) {
  307. /* enable DPLL to access PHY registers over I2C */
  308. val |= REQ_PHY_DPLL_CLK;
  309. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  310. (u8)val) < 0);
  311. timeout = jiffies + HZ;
  312. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  313. PHY_DPLL_CLK)
  314. && time_before(jiffies, timeout))
  315. udelay(10);
  316. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  317. PHY_DPLL_CLK))
  318. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  319. "PHY DPLL clock\n");
  320. } else {
  321. /* let ULPI control the DPLL clock */
  322. val &= ~REQ_PHY_DPLL_CLK;
  323. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  324. (u8)val) < 0);
  325. }
  326. }
  327. }
  328. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  329. {
  330. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  331. if (on)
  332. pwr &= ~PHY_PWR_PHYPWD;
  333. else
  334. pwr |= PHY_PWR_PHYPWD;
  335. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  336. }
  337. static int __maybe_unused twl4030_usb_suspend(struct device *dev)
  338. {
  339. struct twl4030_usb *twl = dev_get_drvdata(dev);
  340. /*
  341. * we need enabled runtime on resume,
  342. * so turn irq off here, so we do not get it early
  343. * note: wakeup on usb plug works independently of this
  344. */
  345. dev_dbg(twl->dev, "%s\n", __func__);
  346. disable_irq(twl->irq);
  347. return 0;
  348. }
  349. static int __maybe_unused twl4030_usb_resume(struct device *dev)
  350. {
  351. struct twl4030_usb *twl = dev_get_drvdata(dev);
  352. dev_dbg(twl->dev, "%s\n", __func__);
  353. enable_irq(twl->irq);
  354. /* check whether cable status changed */
  355. twl4030_usb_irq(0, twl);
  356. return 0;
  357. }
  358. static int __maybe_unused twl4030_usb_runtime_suspend(struct device *dev)
  359. {
  360. struct twl4030_usb *twl = dev_get_drvdata(dev);
  361. dev_dbg(twl->dev, "%s\n", __func__);
  362. __twl4030_phy_power(twl, 0);
  363. regulator_disable(twl->usb1v5);
  364. regulator_disable(twl->usb1v8);
  365. regulator_disable(twl->usb3v1);
  366. return 0;
  367. }
  368. static int __maybe_unused twl4030_usb_runtime_resume(struct device *dev)
  369. {
  370. struct twl4030_usb *twl = dev_get_drvdata(dev);
  371. int res;
  372. dev_dbg(twl->dev, "%s\n", __func__);
  373. res = regulator_enable(twl->usb3v1);
  374. if (res)
  375. dev_err(twl->dev, "Failed to enable usb3v1\n");
  376. res = regulator_enable(twl->usb1v8);
  377. if (res)
  378. dev_err(twl->dev, "Failed to enable usb1v8\n");
  379. /*
  380. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  381. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  382. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  383. * SLEEP. We work around this by clearing the bit after usv3v1
  384. * is re-activated. This ensures that VUSB3V1 is really active.
  385. */
  386. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  387. res = regulator_enable(twl->usb1v5);
  388. if (res)
  389. dev_err(twl->dev, "Failed to enable usb1v5\n");
  390. __twl4030_phy_power(twl, 1);
  391. twl4030_usb_write(twl, PHY_CLK_CTRL,
  392. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  393. (PHY_CLK_CTRL_CLOCKGATING_EN |
  394. PHY_CLK_CTRL_CLK32K_EN));
  395. twl4030_i2c_access(twl, 1);
  396. twl4030_usb_set_mode(twl, twl->usb_mode);
  397. if (twl->usb_mode == T2_USB_MODE_ULPI)
  398. twl4030_i2c_access(twl, 0);
  399. /*
  400. * According to the TPS65950 TRM, there has to be at least 50ms
  401. * delay between setting POWER_CTRL_OTG_ENAB and enabling charging
  402. * so wait here so that a fully enabled phy can be expected after
  403. * resume
  404. */
  405. msleep(50);
  406. return 0;
  407. }
  408. static int twl4030_phy_power_off(struct phy *phy)
  409. {
  410. struct twl4030_usb *twl = phy_get_drvdata(phy);
  411. dev_dbg(twl->dev, "%s\n", __func__);
  412. return 0;
  413. }
  414. static int twl4030_phy_power_on(struct phy *phy)
  415. {
  416. struct twl4030_usb *twl = phy_get_drvdata(phy);
  417. dev_dbg(twl->dev, "%s\n", __func__);
  418. pm_runtime_get_sync(twl->dev);
  419. schedule_delayed_work(&twl->id_workaround_work, HZ);
  420. pm_runtime_mark_last_busy(twl->dev);
  421. pm_runtime_put_autosuspend(twl->dev);
  422. return 0;
  423. }
  424. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  425. {
  426. /* Enable writing to power configuration registers */
  427. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  428. TWL4030_PM_MASTER_PROTECT_KEY);
  429. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  430. TWL4030_PM_MASTER_PROTECT_KEY);
  431. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  432. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  433. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  434. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  435. /* Initialize 3.1V regulator */
  436. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  437. twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
  438. if (IS_ERR(twl->usb3v1))
  439. return -ENODEV;
  440. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  441. /* Initialize 1.5V regulator */
  442. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  443. twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
  444. if (IS_ERR(twl->usb1v5))
  445. return -ENODEV;
  446. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  447. /* Initialize 1.8V regulator */
  448. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  449. twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
  450. if (IS_ERR(twl->usb1v8))
  451. return -ENODEV;
  452. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  453. /* disable access to power configuration registers */
  454. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  455. TWL4030_PM_MASTER_PROTECT_KEY);
  456. return 0;
  457. }
  458. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  459. struct device_attribute *attr, char *buf)
  460. {
  461. struct twl4030_usb *twl = dev_get_drvdata(dev);
  462. int ret = -EINVAL;
  463. mutex_lock(&twl->lock);
  464. ret = sprintf(buf, "%s\n",
  465. twl->vbus_supplied ? "on" : "off");
  466. mutex_unlock(&twl->lock);
  467. return ret;
  468. }
  469. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  470. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  471. {
  472. struct twl4030_usb *twl = _twl;
  473. enum musb_vbus_id_status status;
  474. bool status_changed = false;
  475. int err;
  476. status = twl4030_usb_linkstat(twl);
  477. mutex_lock(&twl->lock);
  478. if (status >= 0 && status != twl->linkstat) {
  479. status_changed =
  480. cable_present(twl->linkstat) !=
  481. cable_present(status);
  482. twl->linkstat = status;
  483. }
  484. mutex_unlock(&twl->lock);
  485. if (status_changed) {
  486. /* FIXME add a set_power() method so that B-devices can
  487. * configure the charger appropriately. It's not always
  488. * correct to consume VBUS power, and how much current to
  489. * consume is a function of the USB configuration chosen
  490. * by the host.
  491. *
  492. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  493. * its disconnect() sibling, when changing to/from the
  494. * USB_LINK_VBUS state. musb_hdrc won't care until it
  495. * starts to handle softconnect right.
  496. */
  497. if (cable_present(status)) {
  498. pm_runtime_get_sync(twl->dev);
  499. } else {
  500. pm_runtime_mark_last_busy(twl->dev);
  501. pm_runtime_put_autosuspend(twl->dev);
  502. }
  503. twl->musb_mailbox_pending = true;
  504. }
  505. if (twl->musb_mailbox_pending) {
  506. err = musb_mailbox(status);
  507. if (!err)
  508. twl->musb_mailbox_pending = false;
  509. }
  510. /* don't schedule during sleep - irq works right then */
  511. if (status == MUSB_ID_GROUND && pm_runtime_active(twl->dev)) {
  512. cancel_delayed_work(&twl->id_workaround_work);
  513. schedule_delayed_work(&twl->id_workaround_work, HZ);
  514. }
  515. if (irq)
  516. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  517. return IRQ_HANDLED;
  518. }
  519. static void twl4030_id_workaround_work(struct work_struct *work)
  520. {
  521. struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
  522. id_workaround_work.work);
  523. twl4030_usb_irq(0, twl);
  524. }
  525. static int twl4030_phy_init(struct phy *phy)
  526. {
  527. struct twl4030_usb *twl = phy_get_drvdata(phy);
  528. pm_runtime_get_sync(twl->dev);
  529. twl->linkstat = MUSB_UNKNOWN;
  530. schedule_delayed_work(&twl->id_workaround_work, HZ);
  531. pm_runtime_mark_last_busy(twl->dev);
  532. pm_runtime_put_autosuspend(twl->dev);
  533. return 0;
  534. }
  535. static int twl4030_set_peripheral(struct usb_otg *otg,
  536. struct usb_gadget *gadget)
  537. {
  538. if (!otg)
  539. return -ENODEV;
  540. otg->gadget = gadget;
  541. if (!gadget)
  542. otg->state = OTG_STATE_UNDEFINED;
  543. return 0;
  544. }
  545. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  546. {
  547. if (!otg)
  548. return -ENODEV;
  549. otg->host = host;
  550. if (!host)
  551. otg->state = OTG_STATE_UNDEFINED;
  552. return 0;
  553. }
  554. static const struct phy_ops ops = {
  555. .init = twl4030_phy_init,
  556. .power_on = twl4030_phy_power_on,
  557. .power_off = twl4030_phy_power_off,
  558. .owner = THIS_MODULE,
  559. };
  560. static const struct dev_pm_ops twl4030_usb_pm_ops = {
  561. SET_RUNTIME_PM_OPS(twl4030_usb_runtime_suspend,
  562. twl4030_usb_runtime_resume, NULL)
  563. SET_SYSTEM_SLEEP_PM_OPS(twl4030_usb_suspend, twl4030_usb_resume)
  564. };
  565. static int twl4030_usb_probe(struct platform_device *pdev)
  566. {
  567. struct twl4030_usb_data *pdata = dev_get_platdata(&pdev->dev);
  568. struct twl4030_usb *twl;
  569. struct phy *phy;
  570. int status, err;
  571. struct usb_otg *otg;
  572. struct device_node *np = pdev->dev.of_node;
  573. struct phy_provider *phy_provider;
  574. twl = devm_kzalloc(&pdev->dev, sizeof(*twl), GFP_KERNEL);
  575. if (!twl)
  576. return -ENOMEM;
  577. if (np)
  578. of_property_read_u32(np, "usb_mode",
  579. (enum twl4030_usb_mode *)&twl->usb_mode);
  580. else if (pdata) {
  581. twl->usb_mode = pdata->usb_mode;
  582. } else {
  583. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  584. return -EINVAL;
  585. }
  586. otg = devm_kzalloc(&pdev->dev, sizeof(*otg), GFP_KERNEL);
  587. if (!otg)
  588. return -ENOMEM;
  589. twl->dev = &pdev->dev;
  590. twl->irq = platform_get_irq(pdev, 0);
  591. twl->vbus_supplied = false;
  592. twl->linkstat = MUSB_UNKNOWN;
  593. twl->musb_mailbox_pending = false;
  594. twl->phy.dev = twl->dev;
  595. twl->phy.label = "twl4030";
  596. twl->phy.otg = otg;
  597. twl->phy.type = USB_PHY_TYPE_USB2;
  598. otg->usb_phy = &twl->phy;
  599. otg->set_host = twl4030_set_host;
  600. otg->set_peripheral = twl4030_set_peripheral;
  601. phy = devm_phy_create(twl->dev, NULL, &ops);
  602. if (IS_ERR(phy)) {
  603. dev_dbg(&pdev->dev, "Failed to create PHY\n");
  604. return PTR_ERR(phy);
  605. }
  606. phy_set_drvdata(phy, twl);
  607. phy_provider = devm_of_phy_provider_register(twl->dev,
  608. of_phy_simple_xlate);
  609. if (IS_ERR(phy_provider))
  610. return PTR_ERR(phy_provider);
  611. /* init mutex for workqueue */
  612. mutex_init(&twl->lock);
  613. INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
  614. err = twl4030_usb_ldo_init(twl);
  615. if (err) {
  616. dev_err(&pdev->dev, "ldo init failed\n");
  617. return err;
  618. }
  619. usb_add_phy_dev(&twl->phy);
  620. platform_set_drvdata(pdev, twl);
  621. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  622. dev_warn(&pdev->dev, "could not create sysfs file\n");
  623. ATOMIC_INIT_NOTIFIER_HEAD(&twl->phy.notifier);
  624. pm_runtime_use_autosuspend(&pdev->dev);
  625. pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
  626. pm_runtime_enable(&pdev->dev);
  627. pm_runtime_get_sync(&pdev->dev);
  628. /* Our job is to use irqs and status from the power module
  629. * to keep the transceiver disabled when nothing's connected.
  630. *
  631. * FIXME we actually shouldn't start enabling it until the
  632. * USB controller drivers have said they're ready, by calling
  633. * set_host() and/or set_peripheral() ... OTG_capable boards
  634. * need both handles, otherwise just one suffices.
  635. */
  636. status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
  637. twl4030_usb_irq, IRQF_TRIGGER_FALLING |
  638. IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
  639. if (status < 0) {
  640. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  641. twl->irq, status);
  642. return status;
  643. }
  644. if (pdata)
  645. err = phy_create_lookup(phy, "usb", "musb-hdrc.0");
  646. if (err)
  647. return err;
  648. pm_runtime_mark_last_busy(&pdev->dev);
  649. pm_runtime_put_autosuspend(twl->dev);
  650. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  651. return 0;
  652. }
  653. static int twl4030_usb_remove(struct platform_device *pdev)
  654. {
  655. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  656. int val;
  657. usb_remove_phy(&twl->phy);
  658. pm_runtime_get_sync(twl->dev);
  659. cancel_delayed_work(&twl->id_workaround_work);
  660. device_remove_file(twl->dev, &dev_attr_vbus);
  661. /* set transceiver mode to power on defaults */
  662. twl4030_usb_set_mode(twl, -1);
  663. /* idle ulpi before powering off */
  664. if (cable_present(twl->linkstat))
  665. pm_runtime_put_noidle(twl->dev);
  666. pm_runtime_mark_last_busy(twl->dev);
  667. pm_runtime_dont_use_autosuspend(&pdev->dev);
  668. pm_runtime_put_sync(twl->dev);
  669. pm_runtime_disable(twl->dev);
  670. /* autogate 60MHz ULPI clock,
  671. * clear dpll clock request for i2c access,
  672. * disable 32KHz
  673. */
  674. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  675. if (val >= 0) {
  676. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  677. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  678. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  679. }
  680. /* disable complete OTG block */
  681. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  682. return 0;
  683. }
  684. #ifdef CONFIG_OF
  685. static const struct of_device_id twl4030_usb_id_table[] = {
  686. { .compatible = "ti,twl4030-usb" },
  687. {}
  688. };
  689. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  690. #endif
  691. static struct platform_driver twl4030_usb_driver = {
  692. .probe = twl4030_usb_probe,
  693. .remove = twl4030_usb_remove,
  694. .driver = {
  695. .name = "twl4030_usb",
  696. .pm = &twl4030_usb_pm_ops,
  697. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  698. },
  699. };
  700. static int __init twl4030_usb_init(void)
  701. {
  702. return platform_driver_register(&twl4030_usb_driver);
  703. }
  704. subsys_initcall(twl4030_usb_init);
  705. static void __exit twl4030_usb_exit(void)
  706. {
  707. platform_driver_unregister(&twl4030_usb_driver);
  708. }
  709. module_exit(twl4030_usb_exit);
  710. MODULE_ALIAS("platform:twl4030_usb");
  711. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  712. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  713. MODULE_LICENSE("GPL");