phy-rcar-gen3-usb2.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Renesas R-Car Gen3 for USB2.0 PHY driver
  3. *
  4. * Copyright (C) 2015-2017 Renesas Electronics Corporation
  5. *
  6. * This is based on the phy-rcar-gen2 driver:
  7. * Copyright (C) 2014 Renesas Solutions Corp.
  8. * Copyright (C) 2014 Cogent Embedded, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/extcon-provider.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_device.h>
  21. #include <linux/phy/phy.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/string.h>
  26. #include <linux/usb/of.h>
  27. #include <linux/workqueue.h>
  28. /******* USB2.0 Host registers (original offset is +0x200) *******/
  29. #define USB2_INT_ENABLE 0x000
  30. #define USB2_USBCTR 0x00c
  31. #define USB2_SPD_RSM_TIMSET 0x10c
  32. #define USB2_OC_TIMSET 0x110
  33. #define USB2_COMMCTRL 0x600
  34. #define USB2_OBINTSTA 0x604
  35. #define USB2_OBINTEN 0x608
  36. #define USB2_VBCTRL 0x60c
  37. #define USB2_LINECTRL1 0x610
  38. #define USB2_ADPCTRL 0x630
  39. /* INT_ENABLE */
  40. #define USB2_INT_ENABLE_UCOM_INTEN BIT(3)
  41. #define USB2_INT_ENABLE_USBH_INTB_EN BIT(2)
  42. #define USB2_INT_ENABLE_USBH_INTA_EN BIT(1)
  43. #define USB2_INT_ENABLE_INIT (USB2_INT_ENABLE_UCOM_INTEN | \
  44. USB2_INT_ENABLE_USBH_INTB_EN | \
  45. USB2_INT_ENABLE_USBH_INTA_EN)
  46. /* USBCTR */
  47. #define USB2_USBCTR_DIRPD BIT(2)
  48. #define USB2_USBCTR_PLL_RST BIT(1)
  49. /* SPD_RSM_TIMSET */
  50. #define USB2_SPD_RSM_TIMSET_INIT 0x014e029b
  51. /* OC_TIMSET */
  52. #define USB2_OC_TIMSET_INIT 0x000209ab
  53. /* COMMCTRL */
  54. #define USB2_COMMCTRL_OTG_PERI BIT(31) /* 1 = Peripheral mode */
  55. /* OBINTSTA and OBINTEN */
  56. #define USB2_OBINT_SESSVLDCHG BIT(12)
  57. #define USB2_OBINT_IDDIGCHG BIT(11)
  58. #define USB2_OBINT_BITS (USB2_OBINT_SESSVLDCHG | \
  59. USB2_OBINT_IDDIGCHG)
  60. /* VBCTRL */
  61. #define USB2_VBCTRL_OCCLREN BIT(16)
  62. #define USB2_VBCTRL_DRVVBUSSEL BIT(8)
  63. /* LINECTRL1 */
  64. #define USB2_LINECTRL1_DPRPD_EN BIT(19)
  65. #define USB2_LINECTRL1_DP_RPD BIT(18)
  66. #define USB2_LINECTRL1_DMRPD_EN BIT(17)
  67. #define USB2_LINECTRL1_DM_RPD BIT(16)
  68. #define USB2_LINECTRL1_OPMODE_NODRV BIT(6)
  69. /* ADPCTRL */
  70. #define USB2_ADPCTRL_OTGSESSVLD BIT(20)
  71. #define USB2_ADPCTRL_IDDIG BIT(19)
  72. #define USB2_ADPCTRL_IDPULLUP BIT(5) /* 1 = ID sampling is enabled */
  73. #define USB2_ADPCTRL_DRVVBUS BIT(4)
  74. #define RCAR_GEN3_PHY_HAS_DEDICATED_PINS 1
  75. struct rcar_gen3_chan {
  76. void __iomem *base;
  77. struct extcon_dev *extcon;
  78. struct phy *phy;
  79. struct regulator *vbus;
  80. struct work_struct work;
  81. bool extcon_host;
  82. bool has_otg_pins;
  83. };
  84. static void rcar_gen3_phy_usb2_work(struct work_struct *work)
  85. {
  86. struct rcar_gen3_chan *ch = container_of(work, struct rcar_gen3_chan,
  87. work);
  88. if (ch->extcon_host) {
  89. extcon_set_state_sync(ch->extcon, EXTCON_USB_HOST, true);
  90. extcon_set_state_sync(ch->extcon, EXTCON_USB, false);
  91. } else {
  92. extcon_set_state_sync(ch->extcon, EXTCON_USB_HOST, false);
  93. extcon_set_state_sync(ch->extcon, EXTCON_USB, true);
  94. }
  95. }
  96. static void rcar_gen3_set_host_mode(struct rcar_gen3_chan *ch, int host)
  97. {
  98. void __iomem *usb2_base = ch->base;
  99. u32 val = readl(usb2_base + USB2_COMMCTRL);
  100. dev_vdbg(&ch->phy->dev, "%s: %08x, %d\n", __func__, val, host);
  101. if (host)
  102. val &= ~USB2_COMMCTRL_OTG_PERI;
  103. else
  104. val |= USB2_COMMCTRL_OTG_PERI;
  105. writel(val, usb2_base + USB2_COMMCTRL);
  106. }
  107. static void rcar_gen3_set_linectrl(struct rcar_gen3_chan *ch, int dp, int dm)
  108. {
  109. void __iomem *usb2_base = ch->base;
  110. u32 val = readl(usb2_base + USB2_LINECTRL1);
  111. dev_vdbg(&ch->phy->dev, "%s: %08x, %d, %d\n", __func__, val, dp, dm);
  112. val &= ~(USB2_LINECTRL1_DP_RPD | USB2_LINECTRL1_DM_RPD);
  113. if (dp)
  114. val |= USB2_LINECTRL1_DP_RPD;
  115. if (dm)
  116. val |= USB2_LINECTRL1_DM_RPD;
  117. writel(val, usb2_base + USB2_LINECTRL1);
  118. }
  119. static void rcar_gen3_enable_vbus_ctrl(struct rcar_gen3_chan *ch, int vbus)
  120. {
  121. void __iomem *usb2_base = ch->base;
  122. u32 val = readl(usb2_base + USB2_ADPCTRL);
  123. dev_vdbg(&ch->phy->dev, "%s: %08x, %d\n", __func__, val, vbus);
  124. if (vbus)
  125. val |= USB2_ADPCTRL_DRVVBUS;
  126. else
  127. val &= ~USB2_ADPCTRL_DRVVBUS;
  128. writel(val, usb2_base + USB2_ADPCTRL);
  129. }
  130. static void rcar_gen3_init_for_host(struct rcar_gen3_chan *ch)
  131. {
  132. rcar_gen3_set_linectrl(ch, 1, 1);
  133. rcar_gen3_set_host_mode(ch, 1);
  134. rcar_gen3_enable_vbus_ctrl(ch, 1);
  135. ch->extcon_host = true;
  136. schedule_work(&ch->work);
  137. }
  138. static void rcar_gen3_init_for_peri(struct rcar_gen3_chan *ch)
  139. {
  140. rcar_gen3_set_linectrl(ch, 0, 1);
  141. rcar_gen3_set_host_mode(ch, 0);
  142. rcar_gen3_enable_vbus_ctrl(ch, 0);
  143. ch->extcon_host = false;
  144. schedule_work(&ch->work);
  145. }
  146. static void rcar_gen3_init_for_b_host(struct rcar_gen3_chan *ch)
  147. {
  148. void __iomem *usb2_base = ch->base;
  149. u32 val;
  150. val = readl(usb2_base + USB2_LINECTRL1);
  151. writel(val | USB2_LINECTRL1_OPMODE_NODRV, usb2_base + USB2_LINECTRL1);
  152. rcar_gen3_set_linectrl(ch, 1, 1);
  153. rcar_gen3_set_host_mode(ch, 1);
  154. rcar_gen3_enable_vbus_ctrl(ch, 0);
  155. val = readl(usb2_base + USB2_LINECTRL1);
  156. writel(val & ~USB2_LINECTRL1_OPMODE_NODRV, usb2_base + USB2_LINECTRL1);
  157. }
  158. static void rcar_gen3_init_for_a_peri(struct rcar_gen3_chan *ch)
  159. {
  160. rcar_gen3_set_linectrl(ch, 0, 1);
  161. rcar_gen3_set_host_mode(ch, 0);
  162. rcar_gen3_enable_vbus_ctrl(ch, 1);
  163. }
  164. static void rcar_gen3_init_from_a_peri_to_a_host(struct rcar_gen3_chan *ch)
  165. {
  166. void __iomem *usb2_base = ch->base;
  167. u32 val;
  168. val = readl(usb2_base + USB2_OBINTEN);
  169. writel(val & ~USB2_OBINT_BITS, usb2_base + USB2_OBINTEN);
  170. rcar_gen3_enable_vbus_ctrl(ch, 1);
  171. rcar_gen3_init_for_host(ch);
  172. writel(val | USB2_OBINT_BITS, usb2_base + USB2_OBINTEN);
  173. }
  174. static bool rcar_gen3_check_id(struct rcar_gen3_chan *ch)
  175. {
  176. return !!(readl(ch->base + USB2_ADPCTRL) & USB2_ADPCTRL_IDDIG);
  177. }
  178. static void rcar_gen3_device_recognition(struct rcar_gen3_chan *ch)
  179. {
  180. if (!rcar_gen3_check_id(ch))
  181. rcar_gen3_init_for_host(ch);
  182. else
  183. rcar_gen3_init_for_peri(ch);
  184. }
  185. static bool rcar_gen3_is_host(struct rcar_gen3_chan *ch)
  186. {
  187. return !(readl(ch->base + USB2_COMMCTRL) & USB2_COMMCTRL_OTG_PERI);
  188. }
  189. static enum phy_mode rcar_gen3_get_phy_mode(struct rcar_gen3_chan *ch)
  190. {
  191. if (rcar_gen3_is_host(ch))
  192. return PHY_MODE_USB_HOST;
  193. return PHY_MODE_USB_DEVICE;
  194. }
  195. static ssize_t role_store(struct device *dev, struct device_attribute *attr,
  196. const char *buf, size_t count)
  197. {
  198. struct rcar_gen3_chan *ch = dev_get_drvdata(dev);
  199. bool is_b_device;
  200. enum phy_mode cur_mode, new_mode;
  201. if (!ch->has_otg_pins || !ch->phy->init_count)
  202. return -EIO;
  203. if (sysfs_streq(buf, "host"))
  204. new_mode = PHY_MODE_USB_HOST;
  205. else if (sysfs_streq(buf, "peripheral"))
  206. new_mode = PHY_MODE_USB_DEVICE;
  207. else
  208. return -EINVAL;
  209. /* is_b_device: true is B-Device. false is A-Device. */
  210. is_b_device = rcar_gen3_check_id(ch);
  211. cur_mode = rcar_gen3_get_phy_mode(ch);
  212. /* If current and new mode is the same, this returns the error */
  213. if (cur_mode == new_mode)
  214. return -EINVAL;
  215. if (new_mode == PHY_MODE_USB_HOST) { /* And is_host must be false */
  216. if (!is_b_device) /* A-Peripheral */
  217. rcar_gen3_init_from_a_peri_to_a_host(ch);
  218. else /* B-Peripheral */
  219. rcar_gen3_init_for_b_host(ch);
  220. } else { /* And is_host must be true */
  221. if (!is_b_device) /* A-Host */
  222. rcar_gen3_init_for_a_peri(ch);
  223. else /* B-Host */
  224. rcar_gen3_init_for_peri(ch);
  225. }
  226. return count;
  227. }
  228. static ssize_t role_show(struct device *dev, struct device_attribute *attr,
  229. char *buf)
  230. {
  231. struct rcar_gen3_chan *ch = dev_get_drvdata(dev);
  232. if (!ch->has_otg_pins || !ch->phy->init_count)
  233. return -EIO;
  234. return sprintf(buf, "%s\n", rcar_gen3_is_host(ch) ? "host" :
  235. "peripheral");
  236. }
  237. static DEVICE_ATTR_RW(role);
  238. static void rcar_gen3_init_otg(struct rcar_gen3_chan *ch)
  239. {
  240. void __iomem *usb2_base = ch->base;
  241. u32 val;
  242. val = readl(usb2_base + USB2_VBCTRL);
  243. val &= ~USB2_VBCTRL_OCCLREN;
  244. writel(val | USB2_VBCTRL_DRVVBUSSEL, usb2_base + USB2_VBCTRL);
  245. writel(USB2_OBINT_BITS, usb2_base + USB2_OBINTSTA);
  246. val = readl(usb2_base + USB2_OBINTEN);
  247. writel(val | USB2_OBINT_BITS, usb2_base + USB2_OBINTEN);
  248. val = readl(usb2_base + USB2_ADPCTRL);
  249. writel(val | USB2_ADPCTRL_IDPULLUP, usb2_base + USB2_ADPCTRL);
  250. val = readl(usb2_base + USB2_LINECTRL1);
  251. rcar_gen3_set_linectrl(ch, 0, 0);
  252. writel(val | USB2_LINECTRL1_DPRPD_EN | USB2_LINECTRL1_DMRPD_EN,
  253. usb2_base + USB2_LINECTRL1);
  254. rcar_gen3_device_recognition(ch);
  255. }
  256. static int rcar_gen3_phy_usb2_init(struct phy *p)
  257. {
  258. struct rcar_gen3_chan *channel = phy_get_drvdata(p);
  259. void __iomem *usb2_base = channel->base;
  260. /* Initialize USB2 part */
  261. writel(USB2_INT_ENABLE_INIT, usb2_base + USB2_INT_ENABLE);
  262. writel(USB2_SPD_RSM_TIMSET_INIT, usb2_base + USB2_SPD_RSM_TIMSET);
  263. writel(USB2_OC_TIMSET_INIT, usb2_base + USB2_OC_TIMSET);
  264. /* Initialize otg part */
  265. if (channel->has_otg_pins)
  266. rcar_gen3_init_otg(channel);
  267. return 0;
  268. }
  269. static int rcar_gen3_phy_usb2_exit(struct phy *p)
  270. {
  271. struct rcar_gen3_chan *channel = phy_get_drvdata(p);
  272. writel(0, channel->base + USB2_INT_ENABLE);
  273. return 0;
  274. }
  275. static int rcar_gen3_phy_usb2_power_on(struct phy *p)
  276. {
  277. struct rcar_gen3_chan *channel = phy_get_drvdata(p);
  278. void __iomem *usb2_base = channel->base;
  279. u32 val;
  280. int ret;
  281. if (channel->vbus) {
  282. ret = regulator_enable(channel->vbus);
  283. if (ret)
  284. return ret;
  285. }
  286. val = readl(usb2_base + USB2_USBCTR);
  287. val |= USB2_USBCTR_PLL_RST;
  288. writel(val, usb2_base + USB2_USBCTR);
  289. val &= ~USB2_USBCTR_PLL_RST;
  290. writel(val, usb2_base + USB2_USBCTR);
  291. return 0;
  292. }
  293. static int rcar_gen3_phy_usb2_power_off(struct phy *p)
  294. {
  295. struct rcar_gen3_chan *channel = phy_get_drvdata(p);
  296. int ret = 0;
  297. if (channel->vbus)
  298. ret = regulator_disable(channel->vbus);
  299. return ret;
  300. }
  301. static const struct phy_ops rcar_gen3_phy_usb2_ops = {
  302. .init = rcar_gen3_phy_usb2_init,
  303. .exit = rcar_gen3_phy_usb2_exit,
  304. .power_on = rcar_gen3_phy_usb2_power_on,
  305. .power_off = rcar_gen3_phy_usb2_power_off,
  306. .owner = THIS_MODULE,
  307. };
  308. static irqreturn_t rcar_gen3_phy_usb2_irq(int irq, void *_ch)
  309. {
  310. struct rcar_gen3_chan *ch = _ch;
  311. void __iomem *usb2_base = ch->base;
  312. u32 status = readl(usb2_base + USB2_OBINTSTA);
  313. irqreturn_t ret = IRQ_NONE;
  314. if (status & USB2_OBINT_BITS) {
  315. dev_vdbg(&ch->phy->dev, "%s: %08x\n", __func__, status);
  316. writel(USB2_OBINT_BITS, usb2_base + USB2_OBINTSTA);
  317. rcar_gen3_device_recognition(ch);
  318. ret = IRQ_HANDLED;
  319. }
  320. return ret;
  321. }
  322. static const struct of_device_id rcar_gen3_phy_usb2_match_table[] = {
  323. {
  324. .compatible = "renesas,usb2-phy-r8a7795",
  325. .data = (void *)RCAR_GEN3_PHY_HAS_DEDICATED_PINS,
  326. },
  327. {
  328. .compatible = "renesas,usb2-phy-r8a7796",
  329. .data = (void *)RCAR_GEN3_PHY_HAS_DEDICATED_PINS,
  330. },
  331. {
  332. .compatible = "renesas,usb2-phy-r8a77965",
  333. .data = (void *)RCAR_GEN3_PHY_HAS_DEDICATED_PINS,
  334. },
  335. {
  336. .compatible = "renesas,rcar-gen3-usb2-phy",
  337. },
  338. { }
  339. };
  340. MODULE_DEVICE_TABLE(of, rcar_gen3_phy_usb2_match_table);
  341. static const unsigned int rcar_gen3_phy_cable[] = {
  342. EXTCON_USB,
  343. EXTCON_USB_HOST,
  344. EXTCON_NONE,
  345. };
  346. static int rcar_gen3_phy_usb2_probe(struct platform_device *pdev)
  347. {
  348. struct device *dev = &pdev->dev;
  349. struct rcar_gen3_chan *channel;
  350. struct phy_provider *provider;
  351. struct resource *res;
  352. int irq, ret = 0;
  353. if (!dev->of_node) {
  354. dev_err(dev, "This driver needs device tree\n");
  355. return -EINVAL;
  356. }
  357. channel = devm_kzalloc(dev, sizeof(*channel), GFP_KERNEL);
  358. if (!channel)
  359. return -ENOMEM;
  360. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  361. channel->base = devm_ioremap_resource(dev, res);
  362. if (IS_ERR(channel->base))
  363. return PTR_ERR(channel->base);
  364. /* call request_irq for OTG */
  365. irq = platform_get_irq(pdev, 0);
  366. if (irq >= 0) {
  367. INIT_WORK(&channel->work, rcar_gen3_phy_usb2_work);
  368. irq = devm_request_irq(dev, irq, rcar_gen3_phy_usb2_irq,
  369. IRQF_SHARED, dev_name(dev), channel);
  370. if (irq < 0)
  371. dev_err(dev, "No irq handler (%d)\n", irq);
  372. }
  373. if (of_usb_get_dr_mode_by_phy(dev->of_node, 0) == USB_DR_MODE_OTG) {
  374. int ret;
  375. channel->has_otg_pins = (uintptr_t)of_device_get_match_data(dev);
  376. channel->extcon = devm_extcon_dev_allocate(dev,
  377. rcar_gen3_phy_cable);
  378. if (IS_ERR(channel->extcon))
  379. return PTR_ERR(channel->extcon);
  380. ret = devm_extcon_dev_register(dev, channel->extcon);
  381. if (ret < 0) {
  382. dev_err(dev, "Failed to register extcon\n");
  383. return ret;
  384. }
  385. }
  386. /*
  387. * devm_phy_create() will call pm_runtime_enable(&phy->dev);
  388. * And then, phy-core will manage runtime pm for this device.
  389. */
  390. pm_runtime_enable(dev);
  391. channel->phy = devm_phy_create(dev, NULL, &rcar_gen3_phy_usb2_ops);
  392. if (IS_ERR(channel->phy)) {
  393. dev_err(dev, "Failed to create USB2 PHY\n");
  394. ret = PTR_ERR(channel->phy);
  395. goto error;
  396. }
  397. channel->vbus = devm_regulator_get_optional(dev, "vbus");
  398. if (IS_ERR(channel->vbus)) {
  399. if (PTR_ERR(channel->vbus) == -EPROBE_DEFER) {
  400. ret = PTR_ERR(channel->vbus);
  401. goto error;
  402. }
  403. channel->vbus = NULL;
  404. }
  405. platform_set_drvdata(pdev, channel);
  406. phy_set_drvdata(channel->phy, channel);
  407. provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  408. if (IS_ERR(provider)) {
  409. dev_err(dev, "Failed to register PHY provider\n");
  410. ret = PTR_ERR(provider);
  411. goto error;
  412. } else if (channel->has_otg_pins) {
  413. int ret;
  414. ret = device_create_file(dev, &dev_attr_role);
  415. if (ret < 0)
  416. goto error;
  417. }
  418. return 0;
  419. error:
  420. pm_runtime_disable(dev);
  421. return ret;
  422. }
  423. static int rcar_gen3_phy_usb2_remove(struct platform_device *pdev)
  424. {
  425. struct rcar_gen3_chan *channel = platform_get_drvdata(pdev);
  426. if (channel->has_otg_pins)
  427. device_remove_file(&pdev->dev, &dev_attr_role);
  428. pm_runtime_disable(&pdev->dev);
  429. return 0;
  430. };
  431. static struct platform_driver rcar_gen3_phy_usb2_driver = {
  432. .driver = {
  433. .name = "phy_rcar_gen3_usb2",
  434. .of_match_table = rcar_gen3_phy_usb2_match_table,
  435. },
  436. .probe = rcar_gen3_phy_usb2_probe,
  437. .remove = rcar_gen3_phy_usb2_remove,
  438. };
  439. module_platform_driver(rcar_gen3_phy_usb2_driver);
  440. MODULE_LICENSE("GPL v2");
  441. MODULE_DESCRIPTION("Renesas R-Car Gen3 USB 2.0 PHY");
  442. MODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>");