meson-mx-efuse.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * Amlogic Meson6, Meson8 and Meson8b eFuse Driver
  3. *
  4. * Copyright (c) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. */
  15. #include <linux/bitfield.h>
  16. #include <linux/bitops.h>
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/io.h>
  20. #include <linux/iopoll.h>
  21. #include <linux/module.h>
  22. #include <linux/nvmem-provider.h>
  23. #include <linux/of.h>
  24. #include <linux/of_device.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/sizes.h>
  27. #include <linux/slab.h>
  28. #define MESON_MX_EFUSE_CNTL1 0x04
  29. #define MESON_MX_EFUSE_CNTL1_PD_ENABLE BIT(27)
  30. #define MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY BIT(26)
  31. #define MESON_MX_EFUSE_CNTL1_AUTO_RD_START BIT(25)
  32. #define MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE BIT(24)
  33. #define MESON_MX_EFUSE_CNTL1_BYTE_WR_DATA GENMASK(23, 16)
  34. #define MESON_MX_EFUSE_CNTL1_AUTO_WR_BUSY BIT(14)
  35. #define MESON_MX_EFUSE_CNTL1_AUTO_WR_START BIT(13)
  36. #define MESON_MX_EFUSE_CNTL1_AUTO_WR_ENABLE BIT(12)
  37. #define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET BIT(11)
  38. #define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK GENMASK(10, 0)
  39. #define MESON_MX_EFUSE_CNTL2 0x08
  40. #define MESON_MX_EFUSE_CNTL4 0x10
  41. #define MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE BIT(10)
  42. struct meson_mx_efuse_platform_data {
  43. const char *name;
  44. unsigned int word_size;
  45. };
  46. struct meson_mx_efuse {
  47. void __iomem *base;
  48. struct clk *core_clk;
  49. struct nvmem_device *nvmem;
  50. struct nvmem_config config;
  51. };
  52. static void meson_mx_efuse_mask_bits(struct meson_mx_efuse *efuse, u32 reg,
  53. u32 mask, u32 set)
  54. {
  55. u32 data;
  56. data = readl(efuse->base + reg);
  57. data &= ~mask;
  58. data |= (set & mask);
  59. writel(data, efuse->base + reg);
  60. }
  61. static int meson_mx_efuse_hw_enable(struct meson_mx_efuse *efuse)
  62. {
  63. int err;
  64. err = clk_prepare_enable(efuse->core_clk);
  65. if (err)
  66. return err;
  67. /* power up the efuse */
  68. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  69. MESON_MX_EFUSE_CNTL1_PD_ENABLE, 0);
  70. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL4,
  71. MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE, 0);
  72. return 0;
  73. }
  74. static void meson_mx_efuse_hw_disable(struct meson_mx_efuse *efuse)
  75. {
  76. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  77. MESON_MX_EFUSE_CNTL1_PD_ENABLE,
  78. MESON_MX_EFUSE_CNTL1_PD_ENABLE);
  79. clk_disable_unprepare(efuse->core_clk);
  80. }
  81. static int meson_mx_efuse_read_addr(struct meson_mx_efuse *efuse,
  82. unsigned int addr, u32 *value)
  83. {
  84. int err;
  85. u32 regval;
  86. /* write the address to read */
  87. regval = FIELD_PREP(MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK, addr);
  88. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  89. MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK, regval);
  90. /* inform the hardware that we changed the address */
  91. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  92. MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET,
  93. MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET);
  94. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  95. MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET, 0);
  96. /* start the read process */
  97. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  98. MESON_MX_EFUSE_CNTL1_AUTO_RD_START,
  99. MESON_MX_EFUSE_CNTL1_AUTO_RD_START);
  100. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  101. MESON_MX_EFUSE_CNTL1_AUTO_RD_START, 0);
  102. /*
  103. * perform a dummy read to ensure that the HW has the RD_BUSY bit set
  104. * when polling for the status below.
  105. */
  106. readl(efuse->base + MESON_MX_EFUSE_CNTL1);
  107. err = readl_poll_timeout_atomic(efuse->base + MESON_MX_EFUSE_CNTL1,
  108. regval,
  109. (!(regval & MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY)),
  110. 1, 1000);
  111. if (err) {
  112. dev_err(efuse->config.dev,
  113. "Timeout while reading efuse address %u\n", addr);
  114. return err;
  115. }
  116. *value = readl(efuse->base + MESON_MX_EFUSE_CNTL2);
  117. return 0;
  118. }
  119. static int meson_mx_efuse_read(void *context, unsigned int offset,
  120. void *buf, size_t bytes)
  121. {
  122. struct meson_mx_efuse *efuse = context;
  123. u32 tmp;
  124. int err, i, addr;
  125. err = meson_mx_efuse_hw_enable(efuse);
  126. if (err)
  127. return err;
  128. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  129. MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE,
  130. MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE);
  131. for (i = 0; i < bytes; i += efuse->config.word_size) {
  132. addr = (offset + i) / efuse->config.word_size;
  133. err = meson_mx_efuse_read_addr(efuse, addr, &tmp);
  134. if (err)
  135. break;
  136. memcpy(buf + i, &tmp, efuse->config.word_size);
  137. }
  138. meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
  139. MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE, 0);
  140. meson_mx_efuse_hw_disable(efuse);
  141. return err;
  142. }
  143. static const struct meson_mx_efuse_platform_data meson6_efuse_data = {
  144. .name = "meson6-efuse",
  145. .word_size = 1,
  146. };
  147. static const struct meson_mx_efuse_platform_data meson8_efuse_data = {
  148. .name = "meson8-efuse",
  149. .word_size = 4,
  150. };
  151. static const struct meson_mx_efuse_platform_data meson8b_efuse_data = {
  152. .name = "meson8b-efuse",
  153. .word_size = 4,
  154. };
  155. static const struct of_device_id meson_mx_efuse_match[] = {
  156. { .compatible = "amlogic,meson6-efuse", .data = &meson6_efuse_data },
  157. { .compatible = "amlogic,meson8-efuse", .data = &meson8_efuse_data },
  158. { .compatible = "amlogic,meson8b-efuse", .data = &meson8b_efuse_data },
  159. { /* sentinel */ },
  160. };
  161. MODULE_DEVICE_TABLE(of, meson_mx_efuse_match);
  162. static int meson_mx_efuse_probe(struct platform_device *pdev)
  163. {
  164. const struct meson_mx_efuse_platform_data *drvdata;
  165. struct meson_mx_efuse *efuse;
  166. struct resource *res;
  167. drvdata = of_device_get_match_data(&pdev->dev);
  168. if (!drvdata)
  169. return -EINVAL;
  170. efuse = devm_kzalloc(&pdev->dev, sizeof(*efuse), GFP_KERNEL);
  171. if (!efuse)
  172. return -ENOMEM;
  173. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  174. efuse->base = devm_ioremap_resource(&pdev->dev, res);
  175. if (IS_ERR(efuse->base))
  176. return PTR_ERR(efuse->base);
  177. efuse->config.name = devm_kstrdup(&pdev->dev, drvdata->name,
  178. GFP_KERNEL);
  179. efuse->config.owner = THIS_MODULE;
  180. efuse->config.dev = &pdev->dev;
  181. efuse->config.priv = efuse;
  182. efuse->config.stride = drvdata->word_size;
  183. efuse->config.word_size = drvdata->word_size;
  184. efuse->config.size = SZ_512;
  185. efuse->config.read_only = true;
  186. efuse->config.reg_read = meson_mx_efuse_read;
  187. efuse->core_clk = devm_clk_get(&pdev->dev, "core");
  188. if (IS_ERR(efuse->core_clk)) {
  189. dev_err(&pdev->dev, "Failed to get core clock\n");
  190. return PTR_ERR(efuse->core_clk);
  191. }
  192. efuse->nvmem = devm_nvmem_register(&pdev->dev, &efuse->config);
  193. return PTR_ERR_OR_ZERO(efuse->nvmem);
  194. }
  195. static struct platform_driver meson_mx_efuse_driver = {
  196. .probe = meson_mx_efuse_probe,
  197. .driver = {
  198. .name = "meson-mx-efuse",
  199. .of_match_table = meson_mx_efuse_match,
  200. },
  201. };
  202. module_platform_driver(meson_mx_efuse_driver);
  203. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  204. MODULE_DESCRIPTION("Amlogic Meson MX eFuse NVMEM driver");
  205. MODULE_LICENSE("GPL v2");