phy.c 145 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "rf.h"
  32. #include "dm.h"
  33. #include "table.h"
  34. #include "trx.h"
  35. #include "../btcoexist/halbt_precomp.h"
  36. #include "hw.h"
  37. #include "../efuse.h"
  38. #define READ_NEXT_PAIR(array_table, v1, v2, i) \
  39. do { \
  40. i += 2; \
  41. v1 = array_table[i]; \
  42. v2 = array_table[i+1]; \
  43. } while (0)
  44. static u32 _rtl8821ae_phy_rf_serial_read(struct ieee80211_hw *hw,
  45. enum radio_path rfpath, u32 offset);
  46. static void _rtl8821ae_phy_rf_serial_write(struct ieee80211_hw *hw,
  47. enum radio_path rfpath, u32 offset,
  48. u32 data);
  49. static u32 _rtl8821ae_phy_calculate_bit_shift(u32 bitmask);
  50. static bool _rtl8821ae_phy_bb8821a_config_parafile(struct ieee80211_hw *hw);
  51. /*static bool _rtl8812ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);*/
  52. static bool _rtl8821ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  53. static bool _rtl8821ae_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  54. u8 configtype);
  55. static bool _rtl8821ae_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  56. u8 configtype);
  57. static void phy_init_bb_rf_register_definition(struct ieee80211_hw *hw);
  58. static long _rtl8821ae_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  59. enum wireless_mode wirelessmode,
  60. u8 txpwridx);
  61. static void rtl8821ae_phy_set_rf_on(struct ieee80211_hw *hw);
  62. static void rtl8821ae_phy_set_io(struct ieee80211_hw *hw);
  63. static void rtl8812ae_fixspur(struct ieee80211_hw *hw,
  64. enum ht_channel_width band_width, u8 channel)
  65. {
  66. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  67. /*C cut Item12 ADC FIFO CLOCK*/
  68. if (IS_VENDOR_8812A_C_CUT(rtlhal->version)) {
  69. if (band_width == HT_CHANNEL_WIDTH_20_40 && channel == 11)
  70. rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x3);
  71. /* 0x8AC[11:10] = 2'b11*/
  72. else
  73. rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x2);
  74. /* 0x8AC[11:10] = 2'b10*/
  75. /* <20120914, Kordan> A workarould to resolve
  76. * 2480Mhz spur by setting ADC clock as 160M. (Asked by Binson)
  77. */
  78. if (band_width == HT_CHANNEL_WIDTH_20 &&
  79. (channel == 13 || channel == 14)) {
  80. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3);
  81. /*0x8AC[9:8] = 2'b11*/
  82. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  83. /* 0x8C4[30] = 1*/
  84. } else if (band_width == HT_CHANNEL_WIDTH_20_40 &&
  85. channel == 11) {
  86. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  87. /*0x8C4[30] = 1*/
  88. } else if (band_width != HT_CHANNEL_WIDTH_80) {
  89. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2);
  90. /*0x8AC[9:8] = 2'b10*/
  91. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  92. /*0x8C4[30] = 0*/
  93. }
  94. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  95. /* <20120914, Kordan> A workarould to resolve
  96. * 2480Mhz spur by setting ADC clock as 160M.
  97. */
  98. if (band_width == HT_CHANNEL_WIDTH_20 &&
  99. (channel == 13 || channel == 14))
  100. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3);
  101. /*0x8AC[9:8] = 11*/
  102. else if (channel <= 14) /*2.4G only*/
  103. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2);
  104. /*0x8AC[9:8] = 10*/
  105. }
  106. }
  107. u32 rtl8821ae_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
  108. u32 bitmask)
  109. {
  110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  111. u32 returnvalue, originalvalue, bitshift;
  112. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  113. "regaddr(%#x), bitmask(%#x)\n",
  114. regaddr, bitmask);
  115. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  116. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  117. returnvalue = (originalvalue & bitmask) >> bitshift;
  118. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  119. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  120. bitmask, regaddr, originalvalue);
  121. return returnvalue;
  122. }
  123. void rtl8821ae_phy_set_bb_reg(struct ieee80211_hw *hw,
  124. u32 regaddr, u32 bitmask, u32 data)
  125. {
  126. struct rtl_priv *rtlpriv = rtl_priv(hw);
  127. u32 originalvalue, bitshift;
  128. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  129. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  130. regaddr, bitmask, data);
  131. if (bitmask != MASKDWORD) {
  132. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  133. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  134. data = ((originalvalue & (~bitmask)) |
  135. ((data << bitshift) & bitmask));
  136. }
  137. rtl_write_dword(rtlpriv, regaddr, data);
  138. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  139. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  140. regaddr, bitmask, data);
  141. }
  142. u32 rtl8821ae_phy_query_rf_reg(struct ieee80211_hw *hw,
  143. enum radio_path rfpath, u32 regaddr,
  144. u32 bitmask)
  145. {
  146. struct rtl_priv *rtlpriv = rtl_priv(hw);
  147. u32 original_value, readback_value, bitshift;
  148. unsigned long flags;
  149. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  150. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  151. regaddr, rfpath, bitmask);
  152. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  153. original_value = _rtl8821ae_phy_rf_serial_read(hw, rfpath, regaddr);
  154. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  155. readback_value = (original_value & bitmask) >> bitshift;
  156. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  157. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  158. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  159. regaddr, rfpath, bitmask, original_value);
  160. return readback_value;
  161. }
  162. void rtl8821ae_phy_set_rf_reg(struct ieee80211_hw *hw,
  163. enum radio_path rfpath,
  164. u32 regaddr, u32 bitmask, u32 data)
  165. {
  166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  167. u32 original_value, bitshift;
  168. unsigned long flags;
  169. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  170. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  171. regaddr, bitmask, data, rfpath);
  172. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  173. if (bitmask != RFREG_OFFSET_MASK) {
  174. original_value =
  175. _rtl8821ae_phy_rf_serial_read(hw, rfpath, regaddr);
  176. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  177. data = ((original_value & (~bitmask)) | (data << bitshift));
  178. }
  179. _rtl8821ae_phy_rf_serial_write(hw, rfpath, regaddr, data);
  180. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  181. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  182. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  183. regaddr, bitmask, data, rfpath);
  184. }
  185. static u32 _rtl8821ae_phy_rf_serial_read(struct ieee80211_hw *hw,
  186. enum radio_path rfpath, u32 offset)
  187. {
  188. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  189. bool is_pi_mode = false;
  190. u32 retvalue = 0;
  191. /* 2009/06/17 MH We can not execute IO for power
  192. save or other accident mode.*/
  193. if (RT_CANNOT_IO(hw)) {
  194. pr_err("return all one\n");
  195. return 0xFFFFFFFF;
  196. }
  197. /* <20120809, Kordan> CCA OFF(when entering),
  198. asked by James to avoid reading the wrong value.
  199. <20120828, Kordan> Toggling CCA would affect RF 0x0, skip it!*/
  200. if (offset != 0x0 &&
  201. !((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  202. (IS_VENDOR_8812A_C_CUT(rtlhal->version))))
  203. rtl_set_bbreg(hw, RCCAONSEC, 0x8, 1);
  204. offset &= 0xff;
  205. if (rfpath == RF90_PATH_A)
  206. is_pi_mode = (bool)rtl_get_bbreg(hw, 0xC00, 0x4);
  207. else if (rfpath == RF90_PATH_B)
  208. is_pi_mode = (bool)rtl_get_bbreg(hw, 0xE00, 0x4);
  209. rtl_set_bbreg(hw, RHSSIREAD_8821AE, 0xff, offset);
  210. if ((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  211. (IS_VENDOR_8812A_C_CUT(rtlhal->version)))
  212. udelay(20);
  213. if (is_pi_mode) {
  214. if (rfpath == RF90_PATH_A)
  215. retvalue =
  216. rtl_get_bbreg(hw, RA_PIREAD_8821A, BLSSIREADBACKDATA);
  217. else if (rfpath == RF90_PATH_B)
  218. retvalue =
  219. rtl_get_bbreg(hw, RB_PIREAD_8821A, BLSSIREADBACKDATA);
  220. } else {
  221. if (rfpath == RF90_PATH_A)
  222. retvalue =
  223. rtl_get_bbreg(hw, RA_SIREAD_8821A, BLSSIREADBACKDATA);
  224. else if (rfpath == RF90_PATH_B)
  225. retvalue =
  226. rtl_get_bbreg(hw, RB_SIREAD_8821A, BLSSIREADBACKDATA);
  227. }
  228. /*<20120809, Kordan> CCA ON(when exiting),
  229. * asked by James to avoid reading the wrong value.
  230. * <20120828, Kordan> Toggling CCA would affect RF 0x0, skip it!
  231. */
  232. if (offset != 0x0 &&
  233. !((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  234. (IS_VENDOR_8812A_C_CUT(rtlhal->version))))
  235. rtl_set_bbreg(hw, RCCAONSEC, 0x8, 0);
  236. return retvalue;
  237. }
  238. static void _rtl8821ae_phy_rf_serial_write(struct ieee80211_hw *hw,
  239. enum radio_path rfpath, u32 offset,
  240. u32 data)
  241. {
  242. struct rtl_priv *rtlpriv = rtl_priv(hw);
  243. struct rtl_phy *rtlphy = &rtlpriv->phy;
  244. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  245. u32 data_and_addr;
  246. u32 newoffset;
  247. if (RT_CANNOT_IO(hw)) {
  248. pr_err("stop\n");
  249. return;
  250. }
  251. offset &= 0xff;
  252. newoffset = offset;
  253. data_and_addr = ((newoffset << 20) |
  254. (data & 0x000fffff)) & 0x0fffffff;
  255. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  256. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  257. "RFW-%d Addr[0x%x]=0x%x\n",
  258. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  259. }
  260. static u32 _rtl8821ae_phy_calculate_bit_shift(u32 bitmask)
  261. {
  262. u32 i;
  263. for (i = 0; i <= 31; i++) {
  264. if (((bitmask >> i) & 0x1) == 1)
  265. break;
  266. }
  267. return i;
  268. }
  269. bool rtl8821ae_phy_mac_config(struct ieee80211_hw *hw)
  270. {
  271. bool rtstatus = 0;
  272. rtstatus = _rtl8821ae_phy_config_mac_with_headerfile(hw);
  273. return rtstatus;
  274. }
  275. bool rtl8821ae_phy_bb_config(struct ieee80211_hw *hw)
  276. {
  277. bool rtstatus = true;
  278. struct rtl_priv *rtlpriv = rtl_priv(hw);
  279. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  280. struct rtl_phy *rtlphy = &rtlpriv->phy;
  281. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  282. u8 regval;
  283. u8 crystal_cap;
  284. phy_init_bb_rf_register_definition(hw);
  285. regval = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  286. regval |= FEN_PCIEA;
  287. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, regval);
  288. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  289. regval | FEN_BB_GLB_RSTN | FEN_BBRSTB);
  290. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x7);
  291. rtl_write_byte(rtlpriv, REG_OPT_CTRL + 2, 0x7);
  292. rtstatus = _rtl8821ae_phy_bb8821a_config_parafile(hw);
  293. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  294. crystal_cap = rtlefuse->crystalcap & 0x3F;
  295. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0x7FF80000,
  296. (crystal_cap | (crystal_cap << 6)));
  297. } else {
  298. crystal_cap = rtlefuse->crystalcap & 0x3F;
  299. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  300. (crystal_cap | (crystal_cap << 6)));
  301. }
  302. rtlphy->reg_837 = rtl_read_byte(rtlpriv, 0x837);
  303. return rtstatus;
  304. }
  305. bool rtl8821ae_phy_rf_config(struct ieee80211_hw *hw)
  306. {
  307. return rtl8821ae_phy_rf6052_config(hw);
  308. }
  309. static void _rtl8812ae_phy_set_rfe_reg_24g(struct ieee80211_hw *hw)
  310. {
  311. struct rtl_priv *rtlpriv = rtl_priv(hw);
  312. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  313. u8 tmp;
  314. switch (rtlhal->rfe_type) {
  315. case 3:
  316. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD, 0x54337770);
  317. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x54337770);
  318. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x010);
  319. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x010);
  320. rtl_set_bbreg(hw, 0x900, 0x00000303, 0x1);
  321. break;
  322. case 4:
  323. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD, 0x77777777);
  324. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x77777777);
  325. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x001);
  326. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x001);
  327. break;
  328. case 5:
  329. rtl_write_byte(rtlpriv, RA_RFE_PINMUX + 2, 0x77);
  330. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x77777777);
  331. tmp = rtl_read_byte(rtlpriv, RA_RFE_INV + 3);
  332. rtl_write_byte(rtlpriv, RA_RFE_INV + 3, tmp & ~0x1);
  333. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x000);
  334. break;
  335. case 1:
  336. if (rtlpriv->btcoexist.bt_coexistence) {
  337. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xffffff, 0x777777);
  338. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  339. 0x77777777);
  340. rtl_set_bbreg(hw, RA_RFE_INV, 0x33f00000, 0x000);
  341. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x000);
  342. break;
  343. }
  344. case 0:
  345. case 2:
  346. default:
  347. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD, 0x77777777);
  348. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x77777777);
  349. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x000);
  350. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x000);
  351. break;
  352. }
  353. }
  354. static void _rtl8812ae_phy_set_rfe_reg_5g(struct ieee80211_hw *hw)
  355. {
  356. struct rtl_priv *rtlpriv = rtl_priv(hw);
  357. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  358. u8 tmp;
  359. switch (rtlhal->rfe_type) {
  360. case 0:
  361. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD, 0x77337717);
  362. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x77337717);
  363. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x010);
  364. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x010);
  365. break;
  366. case 1:
  367. if (rtlpriv->btcoexist.bt_coexistence) {
  368. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xffffff, 0x337717);
  369. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  370. 0x77337717);
  371. rtl_set_bbreg(hw, RA_RFE_INV, 0x33f00000, 0x000);
  372. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x000);
  373. } else {
  374. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD,
  375. 0x77337717);
  376. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  377. 0x77337717);
  378. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x000);
  379. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x000);
  380. }
  381. break;
  382. case 3:
  383. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD, 0x54337717);
  384. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x54337717);
  385. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x010);
  386. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x010);
  387. rtl_set_bbreg(hw, 0x900, 0x00000303, 0x1);
  388. break;
  389. case 5:
  390. rtl_write_byte(rtlpriv, RA_RFE_PINMUX + 2, 0x33);
  391. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x77337777);
  392. tmp = rtl_read_byte(rtlpriv, RA_RFE_INV + 3);
  393. rtl_write_byte(rtlpriv, RA_RFE_INV + 3, tmp | 0x1);
  394. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x010);
  395. break;
  396. case 2:
  397. case 4:
  398. default:
  399. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD, 0x77337777);
  400. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD, 0x77337777);
  401. rtl_set_bbreg(hw, RA_RFE_INV, BMASKRFEINV, 0x010);
  402. rtl_set_bbreg(hw, RB_RFE_INV, BMASKRFEINV, 0x010);
  403. break;
  404. }
  405. }
  406. u32 phy_get_tx_swing_8812A(struct ieee80211_hw *hw, u8 band,
  407. u8 rf_path)
  408. {
  409. struct rtl_priv *rtlpriv = rtl_priv(hw);
  410. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  411. struct rtl_dm *rtldm = rtl_dm(rtlpriv);
  412. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  413. s8 reg_swing_2g = -1;/* 0xff; */
  414. s8 reg_swing_5g = -1;/* 0xff; */
  415. s8 swing_2g = -1 * reg_swing_2g;
  416. s8 swing_5g = -1 * reg_swing_5g;
  417. u32 out = 0x200;
  418. const s8 auto_temp = -1;
  419. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  420. "===> PHY_GetTxBBSwing_8812A, bbSwing_2G: %d, bbSwing_5G: %d,autoload_failflag=%d.\n",
  421. (int)swing_2g, (int)swing_5g,
  422. (int)rtlefuse->autoload_failflag);
  423. if (rtlefuse->autoload_failflag) {
  424. if (band == BAND_ON_2_4G) {
  425. rtldm->swing_diff_2g = swing_2g;
  426. if (swing_2g == 0) {
  427. out = 0x200; /* 0 dB */
  428. } else if (swing_2g == -3) {
  429. out = 0x16A; /* -3 dB */
  430. } else if (swing_2g == -6) {
  431. out = 0x101; /* -6 dB */
  432. } else if (swing_2g == -9) {
  433. out = 0x0B6; /* -9 dB */
  434. } else {
  435. rtldm->swing_diff_2g = 0;
  436. out = 0x200;
  437. }
  438. } else if (band == BAND_ON_5G) {
  439. rtldm->swing_diff_5g = swing_5g;
  440. if (swing_5g == 0) {
  441. out = 0x200; /* 0 dB */
  442. } else if (swing_5g == -3) {
  443. out = 0x16A; /* -3 dB */
  444. } else if (swing_5g == -6) {
  445. out = 0x101; /* -6 dB */
  446. } else if (swing_5g == -9) {
  447. out = 0x0B6; /* -9 dB */
  448. } else {
  449. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  450. rtldm->swing_diff_5g = -3;
  451. out = 0x16A;
  452. } else {
  453. rtldm->swing_diff_5g = 0;
  454. out = 0x200;
  455. }
  456. }
  457. } else {
  458. rtldm->swing_diff_2g = -3;
  459. rtldm->swing_diff_5g = -3;
  460. out = 0x16A; /* -3 dB */
  461. }
  462. } else {
  463. u32 swing = 0, swing_a = 0, swing_b = 0;
  464. if (band == BAND_ON_2_4G) {
  465. if (reg_swing_2g == auto_temp) {
  466. efuse_shadow_read(hw, 1, 0xC6, (u32 *)&swing);
  467. swing = (swing == 0xFF) ? 0x00 : swing;
  468. } else if (swing_2g == 0) {
  469. swing = 0x00; /* 0 dB */
  470. } else if (swing_2g == -3) {
  471. swing = 0x05; /* -3 dB */
  472. } else if (swing_2g == -6) {
  473. swing = 0x0A; /* -6 dB */
  474. } else if (swing_2g == -9) {
  475. swing = 0xFF; /* -9 dB */
  476. } else {
  477. swing = 0x00;
  478. }
  479. } else {
  480. if (reg_swing_5g == auto_temp) {
  481. efuse_shadow_read(hw, 1, 0xC7, (u32 *)&swing);
  482. swing = (swing == 0xFF) ? 0x00 : swing;
  483. } else if (swing_5g == 0) {
  484. swing = 0x00; /* 0 dB */
  485. } else if (swing_5g == -3) {
  486. swing = 0x05; /* -3 dB */
  487. } else if (swing_5g == -6) {
  488. swing = 0x0A; /* -6 dB */
  489. } else if (swing_5g == -9) {
  490. swing = 0xFF; /* -9 dB */
  491. } else {
  492. swing = 0x00;
  493. }
  494. }
  495. swing_a = (swing & 0x3) >> 0; /* 0xC6/C7[1:0] */
  496. swing_b = (swing & 0xC) >> 2; /* 0xC6/C7[3:2] */
  497. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  498. "===> PHY_GetTxBBSwing_8812A, swingA: 0x%X, swingB: 0x%X\n",
  499. swing_a, swing_b);
  500. /* 3 Path-A */
  501. if (swing_a == 0x0) {
  502. if (band == BAND_ON_2_4G)
  503. rtldm->swing_diff_2g = 0;
  504. else
  505. rtldm->swing_diff_5g = 0;
  506. out = 0x200; /* 0 dB */
  507. } else if (swing_a == 0x1) {
  508. if (band == BAND_ON_2_4G)
  509. rtldm->swing_diff_2g = -3;
  510. else
  511. rtldm->swing_diff_5g = -3;
  512. out = 0x16A; /* -3 dB */
  513. } else if (swing_a == 0x2) {
  514. if (band == BAND_ON_2_4G)
  515. rtldm->swing_diff_2g = -6;
  516. else
  517. rtldm->swing_diff_5g = -6;
  518. out = 0x101; /* -6 dB */
  519. } else if (swing_a == 0x3) {
  520. if (band == BAND_ON_2_4G)
  521. rtldm->swing_diff_2g = -9;
  522. else
  523. rtldm->swing_diff_5g = -9;
  524. out = 0x0B6; /* -9 dB */
  525. }
  526. /* 3 Path-B */
  527. if (swing_b == 0x0) {
  528. if (band == BAND_ON_2_4G)
  529. rtldm->swing_diff_2g = 0;
  530. else
  531. rtldm->swing_diff_5g = 0;
  532. out = 0x200; /* 0 dB */
  533. } else if (swing_b == 0x1) {
  534. if (band == BAND_ON_2_4G)
  535. rtldm->swing_diff_2g = -3;
  536. else
  537. rtldm->swing_diff_5g = -3;
  538. out = 0x16A; /* -3 dB */
  539. } else if (swing_b == 0x2) {
  540. if (band == BAND_ON_2_4G)
  541. rtldm->swing_diff_2g = -6;
  542. else
  543. rtldm->swing_diff_5g = -6;
  544. out = 0x101; /* -6 dB */
  545. } else if (swing_b == 0x3) {
  546. if (band == BAND_ON_2_4G)
  547. rtldm->swing_diff_2g = -9;
  548. else
  549. rtldm->swing_diff_5g = -9;
  550. out = 0x0B6; /* -9 dB */
  551. }
  552. }
  553. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  554. "<=== PHY_GetTxBBSwing_8812A, out = 0x%X\n", out);
  555. return out;
  556. }
  557. void rtl8821ae_phy_switch_wirelessband(struct ieee80211_hw *hw, u8 band)
  558. {
  559. struct rtl_priv *rtlpriv = rtl_priv(hw);
  560. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  561. struct rtl_dm *rtldm = rtl_dm(rtlpriv);
  562. u8 current_band = rtlhal->current_bandtype;
  563. u32 txpath, rxpath;
  564. s8 bb_diff_between_band;
  565. txpath = rtl8821ae_phy_query_bb_reg(hw, RTXPATH, 0xf0);
  566. rxpath = rtl8821ae_phy_query_bb_reg(hw, RCCK_RX, 0x0f000000);
  567. rtlhal->current_bandtype = (enum band_type) band;
  568. /* reconfig BB/RF according to wireless mode */
  569. if (rtlhal->current_bandtype == BAND_ON_2_4G) {
  570. /* BB & RF Config */
  571. rtl_set_bbreg(hw, ROFDMCCKEN, BOFDMEN|BCCKEN, 0x03);
  572. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  573. /* 0xCB0[15:12] = 0x7 (LNA_On)*/
  574. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF000, 0x7);
  575. /* 0xCB0[7:4] = 0x7 (PAPE_A)*/
  576. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF0, 0x7);
  577. }
  578. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  579. /*0x834[1:0] = 0x1*/
  580. rtl_set_bbreg(hw, 0x834, 0x3, 0x1);
  581. }
  582. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  583. /* 0xC1C[11:8] = 0 */
  584. rtl_set_bbreg(hw, RA_TXSCALE, 0xF00, 0);
  585. } else {
  586. /* 0x82C[1:0] = 2b'00 */
  587. rtl_set_bbreg(hw, 0x82c, 0x3, 0);
  588. }
  589. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  590. _rtl8812ae_phy_set_rfe_reg_24g(hw);
  591. rtl_set_bbreg(hw, RTXPATH, 0xf0, 0x1);
  592. rtl_set_bbreg(hw, RCCK_RX, 0x0f000000, 0x1);
  593. rtl_write_byte(rtlpriv, REG_CCK_CHECK, 0x0);
  594. } else {/* 5G band */
  595. u16 count, reg_41a;
  596. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  597. /*0xCB0[15:12] = 0x5 (LNA_On)*/
  598. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF000, 0x5);
  599. /*0xCB0[7:4] = 0x4 (PAPE_A)*/
  600. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF0, 0x4);
  601. }
  602. /*CCK_CHECK_en*/
  603. rtl_write_byte(rtlpriv, REG_CCK_CHECK, 0x80);
  604. count = 0;
  605. reg_41a = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  606. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  607. "Reg41A value %d\n", reg_41a);
  608. reg_41a &= 0x30;
  609. while ((reg_41a != 0x30) && (count < 50)) {
  610. udelay(50);
  611. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "Delay 50us\n");
  612. reg_41a = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  613. reg_41a &= 0x30;
  614. count++;
  615. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  616. "Reg41A value %d\n", reg_41a);
  617. }
  618. if (count != 0)
  619. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  620. "PHY_SwitchWirelessBand8812(): Switch to 5G Band. Count = %d reg41A=0x%x\n",
  621. count, reg_41a);
  622. /* 2012/02/01, Sinda add registry to switch workaround
  623. without long-run verification for scan issue. */
  624. rtl_set_bbreg(hw, ROFDMCCKEN, BOFDMEN|BCCKEN, 0x03);
  625. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  626. /*0x834[1:0] = 0x2*/
  627. rtl_set_bbreg(hw, 0x834, 0x3, 0x2);
  628. }
  629. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  630. /* AGC table select */
  631. /* 0xC1C[11:8] = 1*/
  632. rtl_set_bbreg(hw, RA_TXSCALE, 0xF00, 1);
  633. } else
  634. /* 0x82C[1:0] = 2'b00 */
  635. rtl_set_bbreg(hw, 0x82c, 0x3, 1);
  636. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  637. _rtl8812ae_phy_set_rfe_reg_5g(hw);
  638. rtl_set_bbreg(hw, RTXPATH, 0xf0, 0);
  639. rtl_set_bbreg(hw, RCCK_RX, 0x0f000000, 0xf);
  640. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  641. "==>PHY_SwitchWirelessBand8812() BAND_ON_5G settings OFDM index 0x%x\n",
  642. rtlpriv->dm.ofdm_index[RF90_PATH_A]);
  643. }
  644. if ((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  645. (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)) {
  646. /* 0xC1C[31:21] */
  647. rtl_set_bbreg(hw, RA_TXSCALE, 0xFFE00000,
  648. phy_get_tx_swing_8812A(hw, band, RF90_PATH_A));
  649. /* 0xE1C[31:21] */
  650. rtl_set_bbreg(hw, RB_TXSCALE, 0xFFE00000,
  651. phy_get_tx_swing_8812A(hw, band, RF90_PATH_B));
  652. /* <20121005, Kordan> When TxPowerTrack is ON,
  653. * we should take care of the change of BB swing.
  654. * That is, reset all info to trigger Tx power tracking.
  655. */
  656. if (band != current_band) {
  657. bb_diff_between_band =
  658. (rtldm->swing_diff_2g - rtldm->swing_diff_5g);
  659. bb_diff_between_band = (band == BAND_ON_2_4G) ?
  660. bb_diff_between_band :
  661. (-1 * bb_diff_between_band);
  662. rtldm->default_ofdm_index += bb_diff_between_band * 2;
  663. }
  664. rtl8821ae_dm_clear_txpower_tracking_state(hw);
  665. }
  666. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  667. "<==rtl8821ae_phy_switch_wirelessband():Switch Band OK.\n");
  668. return;
  669. }
  670. static bool _rtl8821ae_check_positive(struct ieee80211_hw *hw,
  671. const u32 condition1,
  672. const u32 condition2)
  673. {
  674. struct rtl_priv *rtlpriv = rtl_priv(hw);
  675. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  676. u32 cut_ver = ((rtlhal->version & CHIP_VER_RTL_MASK)
  677. >> CHIP_VER_RTL_SHIFT);
  678. u32 intf = (rtlhal->interface == INTF_USB ? BIT(1) : BIT(0));
  679. u8 board_type = ((rtlhal->board_type & BIT(4)) >> 4) << 0 | /* _GLNA */
  680. ((rtlhal->board_type & BIT(3)) >> 3) << 1 | /* _GPA */
  681. ((rtlhal->board_type & BIT(7)) >> 7) << 2 | /* _ALNA */
  682. ((rtlhal->board_type & BIT(6)) >> 6) << 3 | /* _APA */
  683. ((rtlhal->board_type & BIT(2)) >> 2) << 4; /* _BT */
  684. u32 cond1 = condition1, cond2 = condition2;
  685. u32 driver1 = cut_ver << 24 | /* CUT ver */
  686. 0 << 20 | /* interface 2/2 */
  687. 0x04 << 16 | /* platform */
  688. rtlhal->package_type << 12 |
  689. intf << 8 | /* interface 1/2 */
  690. board_type;
  691. u32 driver2 = rtlhal->type_glna << 0 |
  692. rtlhal->type_gpa << 8 |
  693. rtlhal->type_alna << 16 |
  694. rtlhal->type_apa << 24;
  695. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  696. "===> [8812A] CheckPositive (cond1, cond2) = (0x%X 0x%X)\n",
  697. cond1, cond2);
  698. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  699. "===> [8812A] CheckPositive (driver1, driver2) = (0x%X 0x%X)\n",
  700. driver1, driver2);
  701. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  702. " (Platform, Interface) = (0x%X, 0x%X)\n", 0x04, intf);
  703. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  704. " (Board, Package) = (0x%X, 0x%X)\n",
  705. rtlhal->board_type, rtlhal->package_type);
  706. /*============== Value Defined Check ===============*/
  707. /*QFN Type [15:12] and Cut Version [27:24] need to do value check*/
  708. if (((cond1 & 0x0000F000) != 0) && ((cond1 & 0x0000F000) !=
  709. (driver1 & 0x0000F000)))
  710. return false;
  711. if (((cond1 & 0x0F000000) != 0) && ((cond1 & 0x0F000000) !=
  712. (driver1 & 0x0F000000)))
  713. return false;
  714. /*=============== Bit Defined Check ================*/
  715. /* We don't care [31:28] */
  716. cond1 &= 0x00FF0FFF;
  717. driver1 &= 0x00FF0FFF;
  718. if ((cond1 & driver1) == cond1) {
  719. u32 mask = 0;
  720. if ((cond1 & 0x0F) == 0) /* BoardType is DONTCARE*/
  721. return true;
  722. if ((cond1 & BIT(0)) != 0) /*GLNA*/
  723. mask |= 0x000000FF;
  724. if ((cond1 & BIT(1)) != 0) /*GPA*/
  725. mask |= 0x0000FF00;
  726. if ((cond1 & BIT(2)) != 0) /*ALNA*/
  727. mask |= 0x00FF0000;
  728. if ((cond1 & BIT(3)) != 0) /*APA*/
  729. mask |= 0xFF000000;
  730. /* BoardType of each RF path is matched*/
  731. if ((cond2 & mask) == (driver2 & mask))
  732. return true;
  733. else
  734. return false;
  735. } else
  736. return false;
  737. }
  738. static bool _rtl8821ae_check_condition(struct ieee80211_hw *hw,
  739. const u32 condition)
  740. {
  741. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  742. u32 _board = rtlefuse->board_type; /*need efuse define*/
  743. u32 _interface = 0x01; /* ODM_ITRF_PCIE */
  744. u32 _platform = 0x08;/* ODM_WIN */
  745. u32 cond = condition;
  746. if (condition == 0xCDCDCDCD)
  747. return true;
  748. cond = condition & 0xFF;
  749. if ((_board != cond) && cond != 0xFF)
  750. return false;
  751. cond = condition & 0xFF00;
  752. cond = cond >> 8;
  753. if ((_interface & cond) == 0 && cond != 0x07)
  754. return false;
  755. cond = condition & 0xFF0000;
  756. cond = cond >> 16;
  757. if ((_platform & cond) == 0 && cond != 0x0F)
  758. return false;
  759. return true;
  760. }
  761. static void _rtl8821ae_config_rf_reg(struct ieee80211_hw *hw,
  762. u32 addr, u32 data,
  763. enum radio_path rfpath, u32 regaddr)
  764. {
  765. if (addr == 0xfe || addr == 0xffe) {
  766. /* In order not to disturb BT music when
  767. * wifi init.(1ant NIC only)
  768. */
  769. mdelay(50);
  770. } else {
  771. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  772. udelay(1);
  773. }
  774. }
  775. static void _rtl8821ae_config_rf_radio_a(struct ieee80211_hw *hw,
  776. u32 addr, u32 data)
  777. {
  778. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  779. u32 maskforphyset = (u32)(content & 0xE000);
  780. _rtl8821ae_config_rf_reg(hw, addr, data,
  781. RF90_PATH_A, addr | maskforphyset);
  782. }
  783. static void _rtl8821ae_config_rf_radio_b(struct ieee80211_hw *hw,
  784. u32 addr, u32 data)
  785. {
  786. u32 content = 0x1001; /*RF Content: radio_b_txt*/
  787. u32 maskforphyset = (u32)(content & 0xE000);
  788. _rtl8821ae_config_rf_reg(hw, addr, data,
  789. RF90_PATH_B, addr | maskforphyset);
  790. }
  791. static void _rtl8821ae_config_bb_reg(struct ieee80211_hw *hw,
  792. u32 addr, u32 data)
  793. {
  794. if (addr == 0xfe)
  795. mdelay(50);
  796. else if (addr == 0xfd)
  797. mdelay(5);
  798. else if (addr == 0xfc)
  799. mdelay(1);
  800. else if (addr == 0xfb)
  801. udelay(50);
  802. else if (addr == 0xfa)
  803. udelay(5);
  804. else if (addr == 0xf9)
  805. udelay(1);
  806. else
  807. rtl_set_bbreg(hw, addr, MASKDWORD, data);
  808. udelay(1);
  809. }
  810. static void _rtl8821ae_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  811. {
  812. struct rtl_priv *rtlpriv = rtl_priv(hw);
  813. struct rtl_phy *rtlphy = &rtlpriv->phy;
  814. u8 band, rfpath, txnum, rate_section;
  815. for (band = BAND_ON_2_4G; band <= BAND_ON_5G; ++band)
  816. for (rfpath = 0; rfpath < TX_PWR_BY_RATE_NUM_RF; ++rfpath)
  817. for (txnum = 0; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  818. for (rate_section = 0;
  819. rate_section < TX_PWR_BY_RATE_NUM_SECTION;
  820. ++rate_section)
  821. rtlphy->tx_power_by_rate_offset[band]
  822. [rfpath][txnum][rate_section] = 0;
  823. }
  824. static void _rtl8821ae_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  825. u8 band, u8 path,
  826. u8 rate_section,
  827. u8 txnum, u8 value)
  828. {
  829. struct rtl_priv *rtlpriv = rtl_priv(hw);
  830. struct rtl_phy *rtlphy = &rtlpriv->phy;
  831. if (path > RF90_PATH_D) {
  832. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  833. "Invalid Rf Path %d in phy_SetTxPowerByRatBase()\n", path);
  834. return;
  835. }
  836. if (band == BAND_ON_2_4G) {
  837. switch (rate_section) {
  838. case CCK:
  839. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  840. break;
  841. case OFDM:
  842. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  843. break;
  844. case HT_MCS0_MCS7:
  845. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  846. break;
  847. case HT_MCS8_MCS15:
  848. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  849. break;
  850. case VHT_1SSMCS0_1SSMCS9:
  851. rtlphy->txpwr_by_rate_base_24g[path][txnum][4] = value;
  852. break;
  853. case VHT_2SSMCS0_2SSMCS9:
  854. rtlphy->txpwr_by_rate_base_24g[path][txnum][5] = value;
  855. break;
  856. default:
  857. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  858. "Invalid RateSection %d in Band 2.4G,Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  859. rate_section, path, txnum);
  860. break;
  861. }
  862. } else if (band == BAND_ON_5G) {
  863. switch (rate_section) {
  864. case OFDM:
  865. rtlphy->txpwr_by_rate_base_5g[path][txnum][0] = value;
  866. break;
  867. case HT_MCS0_MCS7:
  868. rtlphy->txpwr_by_rate_base_5g[path][txnum][1] = value;
  869. break;
  870. case HT_MCS8_MCS15:
  871. rtlphy->txpwr_by_rate_base_5g[path][txnum][2] = value;
  872. break;
  873. case VHT_1SSMCS0_1SSMCS9:
  874. rtlphy->txpwr_by_rate_base_5g[path][txnum][3] = value;
  875. break;
  876. case VHT_2SSMCS0_2SSMCS9:
  877. rtlphy->txpwr_by_rate_base_5g[path][txnum][4] = value;
  878. break;
  879. default:
  880. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  881. "Invalid RateSection %d in Band 5G, Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  882. rate_section, path, txnum);
  883. break;
  884. }
  885. } else {
  886. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  887. "Invalid Band %d in PHY_SetTxPowerByRateBase()\n", band);
  888. }
  889. }
  890. static u8 _rtl8821ae_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  891. u8 band, u8 path,
  892. u8 txnum, u8 rate_section)
  893. {
  894. struct rtl_priv *rtlpriv = rtl_priv(hw);
  895. struct rtl_phy *rtlphy = &rtlpriv->phy;
  896. u8 value = 0;
  897. if (path > RF90_PATH_D) {
  898. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  899. "Invalid Rf Path %d in PHY_GetTxPowerByRateBase()\n",
  900. path);
  901. return 0;
  902. }
  903. if (band == BAND_ON_2_4G) {
  904. switch (rate_section) {
  905. case CCK:
  906. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  907. break;
  908. case OFDM:
  909. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  910. break;
  911. case HT_MCS0_MCS7:
  912. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  913. break;
  914. case HT_MCS8_MCS15:
  915. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  916. break;
  917. case VHT_1SSMCS0_1SSMCS9:
  918. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][4];
  919. break;
  920. case VHT_2SSMCS0_2SSMCS9:
  921. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][5];
  922. break;
  923. default:
  924. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  925. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  926. rate_section, path, txnum);
  927. break;
  928. }
  929. } else if (band == BAND_ON_5G) {
  930. switch (rate_section) {
  931. case OFDM:
  932. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][0];
  933. break;
  934. case HT_MCS0_MCS7:
  935. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][1];
  936. break;
  937. case HT_MCS8_MCS15:
  938. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][2];
  939. break;
  940. case VHT_1SSMCS0_1SSMCS9:
  941. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][3];
  942. break;
  943. case VHT_2SSMCS0_2SSMCS9:
  944. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][4];
  945. break;
  946. default:
  947. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  948. "Invalid RateSection %d in Band 5G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  949. rate_section, path, txnum);
  950. break;
  951. }
  952. } else {
  953. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  954. "Invalid Band %d in PHY_GetTxPowerByRateBase()\n", band);
  955. }
  956. return value;
  957. }
  958. static void _rtl8821ae_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  959. {
  960. struct rtl_priv *rtlpriv = rtl_priv(hw);
  961. struct rtl_phy *rtlphy = &rtlpriv->phy;
  962. u16 rawValue = 0;
  963. u8 base = 0, path = 0;
  964. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  965. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][0] >> 24) & 0xFF;
  966. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  967. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, CCK, RF_1TX, base);
  968. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][2] >> 24) & 0xFF;
  969. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  970. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, OFDM, RF_1TX, base);
  971. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][4] >> 24) & 0xFF;
  972. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  973. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, HT_MCS0_MCS7, RF_1TX, base);
  974. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_2TX][6] >> 24) & 0xFF;
  975. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  976. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, HT_MCS8_MCS15, RF_2TX, base);
  977. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][8] >> 24) & 0xFF;
  978. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  979. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, VHT_1SSMCS0_1SSMCS9, RF_1TX, base);
  980. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_2TX][11] >> 8) & 0xFF;
  981. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  982. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, VHT_2SSMCS0_2SSMCS9, RF_2TX, base);
  983. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][2] >> 24) & 0xFF;
  984. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  985. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, OFDM, RF_1TX, base);
  986. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][4] >> 24) & 0xFF;
  987. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  988. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, HT_MCS0_MCS7, RF_1TX, base);
  989. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_2TX][6] >> 24) & 0xFF;
  990. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  991. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, HT_MCS8_MCS15, RF_2TX, base);
  992. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][8] >> 24) & 0xFF;
  993. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  994. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, VHT_1SSMCS0_1SSMCS9, RF_1TX, base);
  995. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_2TX][11] >> 8) & 0xFF;
  996. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  997. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, VHT_2SSMCS0_2SSMCS9, RF_2TX, base);
  998. }
  999. }
  1000. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  1001. u8 end, u8 base_val)
  1002. {
  1003. int i;
  1004. u8 temp_value = 0;
  1005. u32 temp_data = 0;
  1006. for (i = 3; i >= 0; --i) {
  1007. if (i >= start && i <= end) {
  1008. /* Get the exact value */
  1009. temp_value = (u8)(*data >> (i * 8)) & 0xF;
  1010. temp_value += ((u8)((*data >> (i * 8 + 4)) & 0xF)) * 10;
  1011. /* Change the value to a relative value */
  1012. temp_value = (temp_value > base_val) ? temp_value -
  1013. base_val : base_val - temp_value;
  1014. } else {
  1015. temp_value = (u8)(*data >> (i * 8)) & 0xFF;
  1016. }
  1017. temp_data <<= 8;
  1018. temp_data |= temp_value;
  1019. }
  1020. *data = temp_data;
  1021. }
  1022. static void _rtl8812ae_phy_cross_reference_ht_and_vht_txpower_limit(struct ieee80211_hw *hw)
  1023. {
  1024. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1025. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1026. u8 regulation, bw, channel, rate_section;
  1027. s8 temp_pwrlmt = 0;
  1028. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1029. for (bw = 0; bw < MAX_5G_BANDWIDTH_NUM; ++bw) {
  1030. for (channel = 0; channel < CHANNEL_MAX_NUMBER_5G; ++channel) {
  1031. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1032. temp_pwrlmt = rtlphy->txpwr_limit_5g[regulation]
  1033. [bw][rate_section][channel][RF90_PATH_A];
  1034. if (temp_pwrlmt == MAX_POWER_INDEX) {
  1035. if (bw == 0 || bw == 1) { /*5G 20M 40M VHT and HT can cross reference*/
  1036. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1037. "No power limit table of the specified band %d, bandwidth %d, ratesection %d, channel %d, rf path %d\n",
  1038. 1, bw, rate_section, channel, RF90_PATH_A);
  1039. if (rate_section == 2) {
  1040. rtlphy->txpwr_limit_5g[regulation][bw][2][channel][RF90_PATH_A] =
  1041. rtlphy->txpwr_limit_5g[regulation][bw][4][channel][RF90_PATH_A];
  1042. } else if (rate_section == 4) {
  1043. rtlphy->txpwr_limit_5g[regulation][bw][4][channel][RF90_PATH_A] =
  1044. rtlphy->txpwr_limit_5g[regulation][bw][2][channel][RF90_PATH_A];
  1045. } else if (rate_section == 3) {
  1046. rtlphy->txpwr_limit_5g[regulation][bw][3][channel][RF90_PATH_A] =
  1047. rtlphy->txpwr_limit_5g[regulation][bw][5][channel][RF90_PATH_A];
  1048. } else if (rate_section == 5) {
  1049. rtlphy->txpwr_limit_5g[regulation][bw][5][channel][RF90_PATH_A] =
  1050. rtlphy->txpwr_limit_5g[regulation][bw][3][channel][RF90_PATH_A];
  1051. }
  1052. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "use other value %d\n", temp_pwrlmt);
  1053. }
  1054. }
  1055. }
  1056. }
  1057. }
  1058. }
  1059. }
  1060. static u8 _rtl8812ae_phy_get_txpower_by_rate_base_index(struct ieee80211_hw *hw,
  1061. enum band_type band, u8 rate)
  1062. {
  1063. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1064. u8 index = 0;
  1065. if (band == BAND_ON_2_4G) {
  1066. switch (rate) {
  1067. case MGN_1M:
  1068. case MGN_2M:
  1069. case MGN_5_5M:
  1070. case MGN_11M:
  1071. index = 0;
  1072. break;
  1073. case MGN_6M:
  1074. case MGN_9M:
  1075. case MGN_12M:
  1076. case MGN_18M:
  1077. case MGN_24M:
  1078. case MGN_36M:
  1079. case MGN_48M:
  1080. case MGN_54M:
  1081. index = 1;
  1082. break;
  1083. case MGN_MCS0:
  1084. case MGN_MCS1:
  1085. case MGN_MCS2:
  1086. case MGN_MCS3:
  1087. case MGN_MCS4:
  1088. case MGN_MCS5:
  1089. case MGN_MCS6:
  1090. case MGN_MCS7:
  1091. index = 2;
  1092. break;
  1093. case MGN_MCS8:
  1094. case MGN_MCS9:
  1095. case MGN_MCS10:
  1096. case MGN_MCS11:
  1097. case MGN_MCS12:
  1098. case MGN_MCS13:
  1099. case MGN_MCS14:
  1100. case MGN_MCS15:
  1101. index = 3;
  1102. break;
  1103. default:
  1104. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1105. "Wrong rate 0x%x to obtain index in 2.4G in PHY_GetTxPowerByRateBaseIndex()\n",
  1106. rate);
  1107. break;
  1108. }
  1109. } else if (band == BAND_ON_5G) {
  1110. switch (rate) {
  1111. case MGN_6M:
  1112. case MGN_9M:
  1113. case MGN_12M:
  1114. case MGN_18M:
  1115. case MGN_24M:
  1116. case MGN_36M:
  1117. case MGN_48M:
  1118. case MGN_54M:
  1119. index = 0;
  1120. break;
  1121. case MGN_MCS0:
  1122. case MGN_MCS1:
  1123. case MGN_MCS2:
  1124. case MGN_MCS3:
  1125. case MGN_MCS4:
  1126. case MGN_MCS5:
  1127. case MGN_MCS6:
  1128. case MGN_MCS7:
  1129. index = 1;
  1130. break;
  1131. case MGN_MCS8:
  1132. case MGN_MCS9:
  1133. case MGN_MCS10:
  1134. case MGN_MCS11:
  1135. case MGN_MCS12:
  1136. case MGN_MCS13:
  1137. case MGN_MCS14:
  1138. case MGN_MCS15:
  1139. index = 2;
  1140. break;
  1141. case MGN_VHT1SS_MCS0:
  1142. case MGN_VHT1SS_MCS1:
  1143. case MGN_VHT1SS_MCS2:
  1144. case MGN_VHT1SS_MCS3:
  1145. case MGN_VHT1SS_MCS4:
  1146. case MGN_VHT1SS_MCS5:
  1147. case MGN_VHT1SS_MCS6:
  1148. case MGN_VHT1SS_MCS7:
  1149. case MGN_VHT1SS_MCS8:
  1150. case MGN_VHT1SS_MCS9:
  1151. index = 3;
  1152. break;
  1153. case MGN_VHT2SS_MCS0:
  1154. case MGN_VHT2SS_MCS1:
  1155. case MGN_VHT2SS_MCS2:
  1156. case MGN_VHT2SS_MCS3:
  1157. case MGN_VHT2SS_MCS4:
  1158. case MGN_VHT2SS_MCS5:
  1159. case MGN_VHT2SS_MCS6:
  1160. case MGN_VHT2SS_MCS7:
  1161. case MGN_VHT2SS_MCS8:
  1162. case MGN_VHT2SS_MCS9:
  1163. index = 4;
  1164. break;
  1165. default:
  1166. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1167. "Wrong rate 0x%x to obtain index in 5G in PHY_GetTxPowerByRateBaseIndex()\n",
  1168. rate);
  1169. break;
  1170. }
  1171. }
  1172. return index;
  1173. }
  1174. static void _rtl8812ae_phy_convert_txpower_limit_to_power_index(struct ieee80211_hw *hw)
  1175. {
  1176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1177. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1178. u8 bw40_pwr_base_dbm2_4G, bw40_pwr_base_dbm5G;
  1179. u8 regulation, bw, channel, rate_section;
  1180. u8 base_index2_4G = 0;
  1181. u8 base_index5G = 0;
  1182. s8 temp_value = 0, temp_pwrlmt = 0;
  1183. u8 rf_path = 0;
  1184. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1185. "=====> _rtl8812ae_phy_convert_txpower_limit_to_power_index()\n");
  1186. _rtl8812ae_phy_cross_reference_ht_and_vht_txpower_limit(hw);
  1187. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1188. for (bw = 0; bw < MAX_2_4G_BANDWIDTH_NUM; ++bw) {
  1189. for (channel = 0; channel < CHANNEL_MAX_NUMBER_2G; ++channel) {
  1190. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1191. /* obtain the base dBm values in 2.4G band
  1192. CCK => 11M, OFDM => 54M, HT 1T => MCS7, HT 2T => MCS15*/
  1193. if (rate_section == 0) { /*CCK*/
  1194. base_index2_4G =
  1195. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1196. BAND_ON_2_4G, MGN_11M);
  1197. } else if (rate_section == 1) { /*OFDM*/
  1198. base_index2_4G =
  1199. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1200. BAND_ON_2_4G, MGN_54M);
  1201. } else if (rate_section == 2) { /*HT IT*/
  1202. base_index2_4G =
  1203. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1204. BAND_ON_2_4G, MGN_MCS7);
  1205. } else if (rate_section == 3) { /*HT 2T*/
  1206. base_index2_4G =
  1207. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1208. BAND_ON_2_4G, MGN_MCS15);
  1209. }
  1210. temp_pwrlmt = rtlphy->txpwr_limit_2_4g[regulation]
  1211. [bw][rate_section][channel][RF90_PATH_A];
  1212. for (rf_path = RF90_PATH_A;
  1213. rf_path < MAX_RF_PATH_NUM;
  1214. ++rf_path) {
  1215. if (rate_section == 3)
  1216. bw40_pwr_base_dbm2_4G =
  1217. rtlphy->txpwr_by_rate_base_24g[rf_path][RF_2TX][base_index2_4G];
  1218. else
  1219. bw40_pwr_base_dbm2_4G =
  1220. rtlphy->txpwr_by_rate_base_24g[rf_path][RF_1TX][base_index2_4G];
  1221. if (temp_pwrlmt != MAX_POWER_INDEX) {
  1222. temp_value = temp_pwrlmt - bw40_pwr_base_dbm2_4G;
  1223. rtlphy->txpwr_limit_2_4g[regulation]
  1224. [bw][rate_section][channel][rf_path] =
  1225. temp_value;
  1226. }
  1227. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1228. "TxPwrLimit_2_4G[regulation %d][bw %d][rateSection %d][channel %d] = %d\n(TxPwrLimit in dBm %d - BW40PwrLmt2_4G[channel %d][rfPath %d] %d)\n",
  1229. regulation, bw, rate_section, channel,
  1230. rtlphy->txpwr_limit_2_4g[regulation][bw]
  1231. [rate_section][channel][rf_path], (temp_pwrlmt == 63)
  1232. ? 0 : temp_pwrlmt/2, channel, rf_path,
  1233. bw40_pwr_base_dbm2_4G);
  1234. }
  1235. }
  1236. }
  1237. }
  1238. }
  1239. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1240. for (bw = 0; bw < MAX_5G_BANDWIDTH_NUM; ++bw) {
  1241. for (channel = 0; channel < CHANNEL_MAX_NUMBER_5G; ++channel) {
  1242. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1243. /* obtain the base dBm values in 5G band
  1244. OFDM => 54M, HT 1T => MCS7, HT 2T => MCS15,
  1245. VHT => 1SSMCS7, VHT 2T => 2SSMCS7*/
  1246. if (rate_section == 1) { /*OFDM*/
  1247. base_index5G =
  1248. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1249. BAND_ON_5G, MGN_54M);
  1250. } else if (rate_section == 2) { /*HT 1T*/
  1251. base_index5G =
  1252. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1253. BAND_ON_5G, MGN_MCS7);
  1254. } else if (rate_section == 3) { /*HT 2T*/
  1255. base_index5G =
  1256. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1257. BAND_ON_5G, MGN_MCS15);
  1258. } else if (rate_section == 4) { /*VHT 1T*/
  1259. base_index5G =
  1260. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1261. BAND_ON_5G, MGN_VHT1SS_MCS7);
  1262. } else if (rate_section == 5) { /*VHT 2T*/
  1263. base_index5G =
  1264. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1265. BAND_ON_5G, MGN_VHT2SS_MCS7);
  1266. }
  1267. temp_pwrlmt = rtlphy->txpwr_limit_5g[regulation]
  1268. [bw][rate_section][channel]
  1269. [RF90_PATH_A];
  1270. for (rf_path = RF90_PATH_A;
  1271. rf_path < MAX_RF_PATH_NUM;
  1272. ++rf_path) {
  1273. if (rate_section == 3 || rate_section == 5)
  1274. bw40_pwr_base_dbm5G =
  1275. rtlphy->txpwr_by_rate_base_5g[rf_path]
  1276. [RF_2TX][base_index5G];
  1277. else
  1278. bw40_pwr_base_dbm5G =
  1279. rtlphy->txpwr_by_rate_base_5g[rf_path]
  1280. [RF_1TX][base_index5G];
  1281. if (temp_pwrlmt != MAX_POWER_INDEX) {
  1282. temp_value =
  1283. temp_pwrlmt - bw40_pwr_base_dbm5G;
  1284. rtlphy->txpwr_limit_5g[regulation]
  1285. [bw][rate_section][channel]
  1286. [rf_path] = temp_value;
  1287. }
  1288. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1289. "TxPwrLimit_5G[regulation %d][bw %d][rateSection %d][channel %d] =%d\n(TxPwrLimit in dBm %d - BW40PwrLmt5G[chnl group %d][rfPath %d] %d)\n",
  1290. regulation, bw, rate_section,
  1291. channel, rtlphy->txpwr_limit_5g[regulation]
  1292. [bw][rate_section][channel][rf_path],
  1293. temp_pwrlmt, channel, rf_path, bw40_pwr_base_dbm5G);
  1294. }
  1295. }
  1296. }
  1297. }
  1298. }
  1299. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1300. "<===== _rtl8812ae_phy_convert_txpower_limit_to_power_index()\n");
  1301. }
  1302. static void _rtl8821ae_phy_init_txpower_limit(struct ieee80211_hw *hw)
  1303. {
  1304. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1305. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1306. u8 i, j, k, l, m;
  1307. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1308. "=====> _rtl8821ae_phy_init_txpower_limit()!\n");
  1309. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  1310. for (j = 0; j < MAX_2_4G_BANDWIDTH_NUM; ++j)
  1311. for (k = 0; k < MAX_RATE_SECTION_NUM; ++k)
  1312. for (m = 0; m < CHANNEL_MAX_NUMBER_2G; ++m)
  1313. for (l = 0; l < MAX_RF_PATH_NUM; ++l)
  1314. rtlphy->txpwr_limit_2_4g
  1315. [i][j][k][m][l]
  1316. = MAX_POWER_INDEX;
  1317. }
  1318. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  1319. for (j = 0; j < MAX_5G_BANDWIDTH_NUM; ++j)
  1320. for (k = 0; k < MAX_RATE_SECTION_NUM; ++k)
  1321. for (m = 0; m < CHANNEL_MAX_NUMBER_5G; ++m)
  1322. for (l = 0; l < MAX_RF_PATH_NUM; ++l)
  1323. rtlphy->txpwr_limit_5g
  1324. [i][j][k][m][l]
  1325. = MAX_POWER_INDEX;
  1326. }
  1327. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1328. "<===== _rtl8821ae_phy_init_txpower_limit()!\n");
  1329. }
  1330. static void _rtl8821ae_phy_convert_txpower_dbm_to_relative_value(struct ieee80211_hw *hw)
  1331. {
  1332. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1333. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1334. u8 base = 0, rfPath = 0;
  1335. for (rfPath = RF90_PATH_A; rfPath <= RF90_PATH_B; ++rfPath) {
  1336. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, CCK);
  1337. _phy_convert_txpower_dbm_to_relative_value(
  1338. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][0],
  1339. 0, 3, base);
  1340. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, OFDM);
  1341. _phy_convert_txpower_dbm_to_relative_value(
  1342. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][1],
  1343. 0, 3, base);
  1344. _phy_convert_txpower_dbm_to_relative_value(
  1345. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][2],
  1346. 0, 3, base);
  1347. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, HT_MCS0_MCS7);
  1348. _phy_convert_txpower_dbm_to_relative_value(
  1349. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][3],
  1350. 0, 3, base);
  1351. _phy_convert_txpower_dbm_to_relative_value(
  1352. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][4],
  1353. 0, 3, base);
  1354. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_2TX, HT_MCS8_MCS15);
  1355. _phy_convert_txpower_dbm_to_relative_value(
  1356. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][5],
  1357. 0, 3, base);
  1358. _phy_convert_txpower_dbm_to_relative_value(
  1359. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][6],
  1360. 0, 3, base);
  1361. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, VHT_1SSMCS0_1SSMCS9);
  1362. _phy_convert_txpower_dbm_to_relative_value(
  1363. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][7],
  1364. 0, 3, base);
  1365. _phy_convert_txpower_dbm_to_relative_value(
  1366. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][8],
  1367. 0, 3, base);
  1368. _phy_convert_txpower_dbm_to_relative_value(
  1369. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][9],
  1370. 0, 1, base);
  1371. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_2TX, VHT_2SSMCS0_2SSMCS9);
  1372. _phy_convert_txpower_dbm_to_relative_value(
  1373. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][9],
  1374. 2, 3, base);
  1375. _phy_convert_txpower_dbm_to_relative_value(
  1376. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][10],
  1377. 0, 3, base);
  1378. _phy_convert_txpower_dbm_to_relative_value(
  1379. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][11],
  1380. 0, 3, base);
  1381. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, OFDM);
  1382. _phy_convert_txpower_dbm_to_relative_value(
  1383. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][1],
  1384. 0, 3, base);
  1385. _phy_convert_txpower_dbm_to_relative_value(
  1386. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][2],
  1387. 0, 3, base);
  1388. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, HT_MCS0_MCS7);
  1389. _phy_convert_txpower_dbm_to_relative_value(
  1390. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][3],
  1391. 0, 3, base);
  1392. _phy_convert_txpower_dbm_to_relative_value(
  1393. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][4],
  1394. 0, 3, base);
  1395. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_2TX, HT_MCS8_MCS15);
  1396. _phy_convert_txpower_dbm_to_relative_value(
  1397. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][5],
  1398. 0, 3, base);
  1399. _phy_convert_txpower_dbm_to_relative_value(
  1400. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][6],
  1401. 0, 3, base);
  1402. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, VHT_1SSMCS0_1SSMCS9);
  1403. _phy_convert_txpower_dbm_to_relative_value(
  1404. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][7],
  1405. 0, 3, base);
  1406. _phy_convert_txpower_dbm_to_relative_value(
  1407. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][8],
  1408. 0, 3, base);
  1409. _phy_convert_txpower_dbm_to_relative_value(
  1410. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][9],
  1411. 0, 1, base);
  1412. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_2TX, VHT_2SSMCS0_2SSMCS9);
  1413. _phy_convert_txpower_dbm_to_relative_value(
  1414. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][9],
  1415. 2, 3, base);
  1416. _phy_convert_txpower_dbm_to_relative_value(
  1417. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][10],
  1418. 0, 3, base);
  1419. _phy_convert_txpower_dbm_to_relative_value(
  1420. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][11],
  1421. 0, 3, base);
  1422. }
  1423. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1424. "<===_rtl8821ae_phy_convert_txpower_dbm_to_relative_value()\n");
  1425. }
  1426. static void _rtl8821ae_phy_txpower_by_rate_configuration(struct ieee80211_hw *hw)
  1427. {
  1428. _rtl8821ae_phy_store_txpower_by_rate_base(hw);
  1429. _rtl8821ae_phy_convert_txpower_dbm_to_relative_value(hw);
  1430. }
  1431. /* string is in decimal */
  1432. static bool _rtl8812ae_get_integer_from_string(char *str, u8 *pint)
  1433. {
  1434. u16 i = 0;
  1435. *pint = 0;
  1436. while (str[i] != '\0') {
  1437. if (str[i] >= '0' && str[i] <= '9') {
  1438. *pint *= 10;
  1439. *pint += (str[i] - '0');
  1440. } else {
  1441. return false;
  1442. }
  1443. ++i;
  1444. }
  1445. return true;
  1446. }
  1447. static bool _rtl8812ae_eq_n_byte(u8 *str1, u8 *str2, u32 num)
  1448. {
  1449. if (num == 0)
  1450. return false;
  1451. while (num > 0) {
  1452. num--;
  1453. if (str1[num] != str2[num])
  1454. return false;
  1455. }
  1456. return true;
  1457. }
  1458. static s8 _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(struct ieee80211_hw *hw,
  1459. u8 band, u8 channel)
  1460. {
  1461. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1462. s8 channel_index = -1;
  1463. u8 i = 0;
  1464. if (band == BAND_ON_2_4G)
  1465. channel_index = channel - 1;
  1466. else if (band == BAND_ON_5G) {
  1467. for (i = 0; i < sizeof(channel5g)/sizeof(u8); ++i) {
  1468. if (channel5g[i] == channel)
  1469. channel_index = i;
  1470. }
  1471. } else
  1472. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid Band %d in %s\n",
  1473. band, __func__);
  1474. if (channel_index == -1)
  1475. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1476. "Invalid Channel %d of Band %d in %s\n", channel,
  1477. band, __func__);
  1478. return channel_index;
  1479. }
  1480. static void _rtl8812ae_phy_set_txpower_limit(struct ieee80211_hw *hw, u8 *pregulation,
  1481. u8 *pband, u8 *pbandwidth,
  1482. u8 *prate_section, u8 *prf_path,
  1483. u8 *pchannel, u8 *ppower_limit)
  1484. {
  1485. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1486. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1487. u8 regulation = 0, bandwidth = 0, rate_section = 0, channel;
  1488. u8 channel_index;
  1489. s8 power_limit = 0, prev_power_limit, ret;
  1490. if (!_rtl8812ae_get_integer_from_string((char *)pchannel, &channel) ||
  1491. !_rtl8812ae_get_integer_from_string((char *)ppower_limit,
  1492. &power_limit)) {
  1493. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1494. "Illegal index of pwr_lmt table [chnl %d][val %d]\n",
  1495. channel, power_limit);
  1496. }
  1497. power_limit = power_limit > MAX_POWER_INDEX ?
  1498. MAX_POWER_INDEX : power_limit;
  1499. if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("FCC"), 3))
  1500. regulation = 0;
  1501. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("MKK"), 3))
  1502. regulation = 1;
  1503. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("ETSI"), 4))
  1504. regulation = 2;
  1505. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("WW13"), 4))
  1506. regulation = 3;
  1507. if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("CCK"), 3))
  1508. rate_section = 0;
  1509. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("OFDM"), 4))
  1510. rate_section = 1;
  1511. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("HT"), 2) &&
  1512. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("1T"), 2))
  1513. rate_section = 2;
  1514. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("HT"), 2) &&
  1515. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("2T"), 2))
  1516. rate_section = 3;
  1517. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("VHT"), 3) &&
  1518. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("1T"), 2))
  1519. rate_section = 4;
  1520. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("VHT"), 3) &&
  1521. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("2T"), 2))
  1522. rate_section = 5;
  1523. if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("20M"), 3))
  1524. bandwidth = 0;
  1525. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("40M"), 3))
  1526. bandwidth = 1;
  1527. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("80M"), 3))
  1528. bandwidth = 2;
  1529. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("160M"), 4))
  1530. bandwidth = 3;
  1531. if (_rtl8812ae_eq_n_byte(pband, (u8 *)("2.4G"), 4)) {
  1532. ret = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  1533. BAND_ON_2_4G,
  1534. channel);
  1535. if (ret == -1)
  1536. return;
  1537. channel_index = ret;
  1538. prev_power_limit = rtlphy->txpwr_limit_2_4g[regulation]
  1539. [bandwidth][rate_section]
  1540. [channel_index][RF90_PATH_A];
  1541. if (power_limit < prev_power_limit)
  1542. rtlphy->txpwr_limit_2_4g[regulation][bandwidth]
  1543. [rate_section][channel_index][RF90_PATH_A] =
  1544. power_limit;
  1545. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1546. "2.4G [regula %d][bw %d][sec %d][chnl %d][val %d]\n",
  1547. regulation, bandwidth, rate_section, channel_index,
  1548. rtlphy->txpwr_limit_2_4g[regulation][bandwidth]
  1549. [rate_section][channel_index][RF90_PATH_A]);
  1550. } else if (_rtl8812ae_eq_n_byte(pband, (u8 *)("5G"), 2)) {
  1551. ret = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  1552. BAND_ON_5G,
  1553. channel);
  1554. if (ret == -1)
  1555. return;
  1556. channel_index = ret;
  1557. prev_power_limit = rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1558. [rate_section][channel_index]
  1559. [RF90_PATH_A];
  1560. if (power_limit < prev_power_limit)
  1561. rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1562. [rate_section][channel_index][RF90_PATH_A] = power_limit;
  1563. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1564. "5G: [regul %d][bw %d][sec %d][chnl %d][val %d]\n",
  1565. regulation, bandwidth, rate_section, channel,
  1566. rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1567. [rate_section][channel_index][RF90_PATH_A]);
  1568. } else {
  1569. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1570. "Cannot recognize the band info in %s\n", pband);
  1571. return;
  1572. }
  1573. }
  1574. static void _rtl8812ae_phy_config_bb_txpwr_lmt(struct ieee80211_hw *hw,
  1575. u8 *regulation, u8 *band,
  1576. u8 *bandwidth, u8 *rate_section,
  1577. u8 *rf_path, u8 *channel,
  1578. u8 *power_limit)
  1579. {
  1580. _rtl8812ae_phy_set_txpower_limit(hw, regulation, band, bandwidth,
  1581. rate_section, rf_path, channel,
  1582. power_limit);
  1583. }
  1584. static void _rtl8821ae_phy_read_and_config_txpwr_lmt(struct ieee80211_hw *hw)
  1585. {
  1586. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1587. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1588. u32 i = 0;
  1589. u32 array_len;
  1590. u8 **array;
  1591. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1592. array_len = RTL8812AE_TXPWR_LMT_ARRAY_LEN;
  1593. array = RTL8812AE_TXPWR_LMT;
  1594. } else {
  1595. array_len = RTL8821AE_TXPWR_LMT_ARRAY_LEN;
  1596. array = RTL8821AE_TXPWR_LMT;
  1597. }
  1598. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1599. "\n");
  1600. for (i = 0; i < array_len; i += 7) {
  1601. u8 *regulation = array[i];
  1602. u8 *band = array[i+1];
  1603. u8 *bandwidth = array[i+2];
  1604. u8 *rate = array[i+3];
  1605. u8 *rf_path = array[i+4];
  1606. u8 *chnl = array[i+5];
  1607. u8 *val = array[i+6];
  1608. _rtl8812ae_phy_config_bb_txpwr_lmt(hw, regulation, band,
  1609. bandwidth, rate, rf_path,
  1610. chnl, val);
  1611. }
  1612. }
  1613. static bool _rtl8821ae_phy_bb8821a_config_parafile(struct ieee80211_hw *hw)
  1614. {
  1615. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1616. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1617. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1618. bool rtstatus;
  1619. _rtl8821ae_phy_init_txpower_limit(hw);
  1620. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  1621. if (rtlefuse->eeprom_regulatory != 2)
  1622. _rtl8821ae_phy_read_and_config_txpwr_lmt(hw);
  1623. rtstatus = _rtl8821ae_phy_config_bb_with_headerfile(hw,
  1624. BASEBAND_CONFIG_PHY_REG);
  1625. if (rtstatus != true) {
  1626. pr_err("Write BB Reg Fail!!\n");
  1627. return false;
  1628. }
  1629. _rtl8821ae_phy_init_tx_power_by_rate(hw);
  1630. if (rtlefuse->autoload_failflag == false) {
  1631. rtstatus = _rtl8821ae_phy_config_bb_with_pgheaderfile(hw,
  1632. BASEBAND_CONFIG_PHY_REG);
  1633. }
  1634. if (rtstatus != true) {
  1635. pr_err("BB_PG Reg Fail!!\n");
  1636. return false;
  1637. }
  1638. _rtl8821ae_phy_txpower_by_rate_configuration(hw);
  1639. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  1640. if (rtlefuse->eeprom_regulatory != 2)
  1641. _rtl8812ae_phy_convert_txpower_limit_to_power_index(hw);
  1642. rtstatus = _rtl8821ae_phy_config_bb_with_headerfile(hw,
  1643. BASEBAND_CONFIG_AGC_TAB);
  1644. if (rtstatus != true) {
  1645. pr_err("AGC Table Fail\n");
  1646. return false;
  1647. }
  1648. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  1649. RFPGA0_XA_HSSIPARAMETER2, 0x200));
  1650. return true;
  1651. }
  1652. static bool
  1653. __rtl8821ae_phy_config_with_headerfile(struct ieee80211_hw *hw,
  1654. u32 *array_table, u16 arraylen,
  1655. void (*set_reg)(struct ieee80211_hw *hw,
  1656. u32 regaddr, u32 data))
  1657. {
  1658. #define COND_ELSE 2
  1659. #define COND_ENDIF 3
  1660. int i = 0;
  1661. u8 cond;
  1662. bool matched = true, skipped = false;
  1663. while ((i + 1) < arraylen) {
  1664. u32 v1 = array_table[i];
  1665. u32 v2 = array_table[i + 1];
  1666. if (v1 & (BIT(31) | BIT(30))) {/*positive & negative condition*/
  1667. if (v1 & BIT(31)) {/* positive condition*/
  1668. cond = (u8)((v1 & (BIT(29) | BIT(28))) >> 28);
  1669. if (cond == COND_ENDIF) {/*end*/
  1670. matched = true;
  1671. skipped = false;
  1672. } else if (cond == COND_ELSE) /*else*/
  1673. matched = skipped ? false : true;
  1674. else {/*if , else if*/
  1675. if (skipped) {
  1676. matched = false;
  1677. } else {
  1678. if (_rtl8821ae_check_positive(
  1679. hw, v1, v2)) {
  1680. matched = true;
  1681. skipped = true;
  1682. } else {
  1683. matched = false;
  1684. skipped = false;
  1685. }
  1686. }
  1687. }
  1688. } else if (v1 & BIT(30)) { /*negative condition*/
  1689. /*do nothing*/
  1690. }
  1691. } else {
  1692. if (matched)
  1693. set_reg(hw, v1, v2);
  1694. }
  1695. i = i + 2;
  1696. }
  1697. return true;
  1698. }
  1699. static bool _rtl8821ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  1700. {
  1701. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1702. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1703. u32 arraylength;
  1704. u32 *ptrarray;
  1705. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read MAC_REG_Array\n");
  1706. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1707. arraylength = RTL8821AE_MAC_1T_ARRAYLEN;
  1708. ptrarray = RTL8821AE_MAC_REG_ARRAY;
  1709. } else {
  1710. arraylength = RTL8812AE_MAC_1T_ARRAYLEN;
  1711. ptrarray = RTL8812AE_MAC_REG_ARRAY;
  1712. }
  1713. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1714. "Img: MAC_REG_ARRAY LEN %d\n", arraylength);
  1715. return __rtl8821ae_phy_config_with_headerfile(hw,
  1716. ptrarray, arraylength, rtl_write_byte_with_val32);
  1717. }
  1718. static bool _rtl8821ae_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  1719. u8 configtype)
  1720. {
  1721. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1722. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1723. u32 *array_table;
  1724. u16 arraylen;
  1725. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  1726. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1727. arraylen = RTL8812AE_PHY_REG_1TARRAYLEN;
  1728. array_table = RTL8812AE_PHY_REG_ARRAY;
  1729. } else {
  1730. arraylen = RTL8821AE_PHY_REG_1TARRAYLEN;
  1731. array_table = RTL8821AE_PHY_REG_ARRAY;
  1732. }
  1733. return __rtl8821ae_phy_config_with_headerfile(hw,
  1734. array_table, arraylen,
  1735. _rtl8821ae_config_bb_reg);
  1736. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  1737. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1738. arraylen = RTL8812AE_AGC_TAB_1TARRAYLEN;
  1739. array_table = RTL8812AE_AGC_TAB_ARRAY;
  1740. } else {
  1741. arraylen = RTL8821AE_AGC_TAB_1TARRAYLEN;
  1742. array_table = RTL8821AE_AGC_TAB_ARRAY;
  1743. }
  1744. return __rtl8821ae_phy_config_with_headerfile(hw,
  1745. array_table, arraylen,
  1746. rtl_set_bbreg_with_dwmask);
  1747. }
  1748. return true;
  1749. }
  1750. static u8 _rtl8821ae_get_rate_section_index(u32 regaddr)
  1751. {
  1752. u8 index = 0;
  1753. regaddr &= 0xFFF;
  1754. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  1755. index = (u8)((regaddr - 0xC20) / 4);
  1756. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  1757. index = (u8)((regaddr - 0xE20) / 4);
  1758. else
  1759. WARN_ONCE(true,
  1760. "rtl8821ae: Invalid RegAddr 0x%x\n", regaddr);
  1761. return index;
  1762. }
  1763. static void _rtl8821ae_store_tx_power_by_rate(struct ieee80211_hw *hw,
  1764. u32 band, u32 rfpath,
  1765. u32 txnum, u32 regaddr,
  1766. u32 bitmask, u32 data)
  1767. {
  1768. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1769. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1770. u8 rate_section = _rtl8821ae_get_rate_section_index(regaddr);
  1771. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  1772. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid Band %d\n", band);
  1773. band = BAND_ON_2_4G;
  1774. }
  1775. if (rfpath >= MAX_RF_PATH) {
  1776. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid RfPath %d\n", rfpath);
  1777. rfpath = MAX_RF_PATH - 1;
  1778. }
  1779. if (txnum >= MAX_RF_PATH) {
  1780. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid TxNum %d\n", txnum);
  1781. txnum = MAX_RF_PATH - 1;
  1782. }
  1783. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section] = data;
  1784. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1785. "TxPwrByRateOffset[Band %d][RfPath %d][TxNum %d][RateSection %d] = 0x%x\n",
  1786. band, rfpath, txnum, rate_section,
  1787. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section]);
  1788. }
  1789. static bool _rtl8821ae_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  1790. u8 configtype)
  1791. {
  1792. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1793. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1794. int i;
  1795. u32 *array;
  1796. u16 arraylen;
  1797. u32 v1, v2, v3, v4, v5, v6;
  1798. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1799. arraylen = RTL8812AE_PHY_REG_ARRAY_PGLEN;
  1800. array = RTL8812AE_PHY_REG_ARRAY_PG;
  1801. } else {
  1802. arraylen = RTL8821AE_PHY_REG_ARRAY_PGLEN;
  1803. array = RTL8821AE_PHY_REG_ARRAY_PG;
  1804. }
  1805. if (configtype != BASEBAND_CONFIG_PHY_REG) {
  1806. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  1807. "configtype != BaseBand_Config_PHY_REG\n");
  1808. return true;
  1809. }
  1810. for (i = 0; i < arraylen; i += 6) {
  1811. v1 = array[i];
  1812. v2 = array[i+1];
  1813. v3 = array[i+2];
  1814. v4 = array[i+3];
  1815. v5 = array[i+4];
  1816. v6 = array[i+5];
  1817. if (v1 < 0xCDCDCDCD) {
  1818. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE &&
  1819. (v4 == 0xfe || v4 == 0xffe)) {
  1820. msleep(50);
  1821. continue;
  1822. }
  1823. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1824. if (v4 == 0xfe)
  1825. msleep(50);
  1826. else if (v4 == 0xfd)
  1827. mdelay(5);
  1828. else if (v4 == 0xfc)
  1829. mdelay(1);
  1830. else if (v4 == 0xfb)
  1831. udelay(50);
  1832. else if (v4 == 0xfa)
  1833. udelay(5);
  1834. else if (v4 == 0xf9)
  1835. udelay(1);
  1836. }
  1837. _rtl8821ae_store_tx_power_by_rate(hw, v1, v2, v3,
  1838. v4, v5, v6);
  1839. continue;
  1840. } else {
  1841. /*don't need the hw_body*/
  1842. if (!_rtl8821ae_check_condition(hw, v1)) {
  1843. i += 2; /* skip the pair of expression*/
  1844. v1 = array[i];
  1845. v2 = array[i+1];
  1846. v3 = array[i+2];
  1847. while (v2 != 0xDEAD) {
  1848. i += 3;
  1849. v1 = array[i];
  1850. v2 = array[i+1];
  1851. v3 = array[i+2];
  1852. }
  1853. }
  1854. }
  1855. }
  1856. return true;
  1857. }
  1858. bool rtl8812ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  1859. enum radio_path rfpath)
  1860. {
  1861. bool rtstatus = true;
  1862. u32 *radioa_array_table_a, *radioa_array_table_b;
  1863. u16 radioa_arraylen_a, radioa_arraylen_b;
  1864. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1865. radioa_arraylen_a = RTL8812AE_RADIOA_1TARRAYLEN;
  1866. radioa_array_table_a = RTL8812AE_RADIOA_ARRAY;
  1867. radioa_arraylen_b = RTL8812AE_RADIOB_1TARRAYLEN;
  1868. radioa_array_table_b = RTL8812AE_RADIOB_ARRAY;
  1869. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1870. "Radio_A:RTL8821AE_RADIOA_ARRAY %d\n", radioa_arraylen_a);
  1871. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  1872. rtstatus = true;
  1873. switch (rfpath) {
  1874. case RF90_PATH_A:
  1875. return __rtl8821ae_phy_config_with_headerfile(hw,
  1876. radioa_array_table_a, radioa_arraylen_a,
  1877. _rtl8821ae_config_rf_radio_a);
  1878. break;
  1879. case RF90_PATH_B:
  1880. return __rtl8821ae_phy_config_with_headerfile(hw,
  1881. radioa_array_table_b, radioa_arraylen_b,
  1882. _rtl8821ae_config_rf_radio_b);
  1883. break;
  1884. case RF90_PATH_C:
  1885. case RF90_PATH_D:
  1886. pr_err("switch case %#x not processed\n", rfpath);
  1887. break;
  1888. }
  1889. return true;
  1890. }
  1891. bool rtl8821ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  1892. enum radio_path rfpath)
  1893. {
  1894. bool rtstatus = true;
  1895. u32 *radioa_array_table;
  1896. u16 radioa_arraylen;
  1897. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1898. radioa_arraylen = RTL8821AE_RADIOA_1TARRAYLEN;
  1899. radioa_array_table = RTL8821AE_RADIOA_ARRAY;
  1900. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1901. "Radio_A:RTL8821AE_RADIOA_ARRAY %d\n", radioa_arraylen);
  1902. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  1903. rtstatus = true;
  1904. switch (rfpath) {
  1905. case RF90_PATH_A:
  1906. return __rtl8821ae_phy_config_with_headerfile(hw,
  1907. radioa_array_table, radioa_arraylen,
  1908. _rtl8821ae_config_rf_radio_a);
  1909. break;
  1910. case RF90_PATH_B:
  1911. case RF90_PATH_C:
  1912. case RF90_PATH_D:
  1913. pr_err("switch case %#x not processed\n", rfpath);
  1914. break;
  1915. }
  1916. return true;
  1917. }
  1918. void rtl8821ae_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  1919. {
  1920. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1921. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1922. rtlphy->default_initialgain[0] =
  1923. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  1924. rtlphy->default_initialgain[1] =
  1925. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  1926. rtlphy->default_initialgain[2] =
  1927. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  1928. rtlphy->default_initialgain[3] =
  1929. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  1930. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1931. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  1932. rtlphy->default_initialgain[0],
  1933. rtlphy->default_initialgain[1],
  1934. rtlphy->default_initialgain[2],
  1935. rtlphy->default_initialgain[3]);
  1936. rtlphy->framesync = (u8)rtl_get_bbreg(hw,
  1937. ROFDM0_RXDETECTOR3, MASKBYTE0);
  1938. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  1939. ROFDM0_RXDETECTOR2, MASKDWORD);
  1940. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1941. "Default framesync (0x%x) = 0x%x\n",
  1942. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  1943. }
  1944. static void phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  1945. {
  1946. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1947. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1948. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  1949. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  1950. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  1951. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  1952. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  1953. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  1954. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset = RA_LSSIWRITE_8821A;
  1955. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset = RB_LSSIWRITE_8821A;
  1956. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RHSSIREAD_8821AE;
  1957. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RHSSIREAD_8821AE;
  1958. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RA_SIREAD_8821A;
  1959. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RB_SIREAD_8821A;
  1960. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = RA_PIREAD_8821A;
  1961. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = RB_PIREAD_8821A;
  1962. }
  1963. void rtl8821ae_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  1964. {
  1965. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1966. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1967. u8 txpwr_level;
  1968. long txpwr_dbm;
  1969. txpwr_level = rtlphy->cur_cck_txpwridx;
  1970. txpwr_dbm = _rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1971. WIRELESS_MODE_B, txpwr_level);
  1972. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  1973. if (_rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1974. WIRELESS_MODE_G,
  1975. txpwr_level) > txpwr_dbm)
  1976. txpwr_dbm =
  1977. _rtl8821ae_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  1978. txpwr_level);
  1979. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  1980. if (_rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1981. WIRELESS_MODE_N_24G,
  1982. txpwr_level) > txpwr_dbm)
  1983. txpwr_dbm =
  1984. _rtl8821ae_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  1985. txpwr_level);
  1986. *powerlevel = txpwr_dbm;
  1987. }
  1988. static bool _rtl8821ae_phy_get_chnl_index(u8 channel, u8 *chnl_index)
  1989. {
  1990. u8 i = 0;
  1991. bool in_24g = true;
  1992. if (channel <= 14) {
  1993. in_24g = true;
  1994. *chnl_index = channel - 1;
  1995. } else {
  1996. in_24g = false;
  1997. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; ++i) {
  1998. if (channel5g[i] == channel) {
  1999. *chnl_index = i;
  2000. return in_24g;
  2001. }
  2002. }
  2003. }
  2004. return in_24g;
  2005. }
  2006. static s8 _rtl8821ae_phy_get_ratesection_intxpower_byrate(u8 path, u8 rate)
  2007. {
  2008. s8 rate_section = 0;
  2009. switch (rate) {
  2010. case DESC_RATE1M:
  2011. case DESC_RATE2M:
  2012. case DESC_RATE5_5M:
  2013. case DESC_RATE11M:
  2014. rate_section = 0;
  2015. break;
  2016. case DESC_RATE6M:
  2017. case DESC_RATE9M:
  2018. case DESC_RATE12M:
  2019. case DESC_RATE18M:
  2020. rate_section = 1;
  2021. break;
  2022. case DESC_RATE24M:
  2023. case DESC_RATE36M:
  2024. case DESC_RATE48M:
  2025. case DESC_RATE54M:
  2026. rate_section = 2;
  2027. break;
  2028. case DESC_RATEMCS0:
  2029. case DESC_RATEMCS1:
  2030. case DESC_RATEMCS2:
  2031. case DESC_RATEMCS3:
  2032. rate_section = 3;
  2033. break;
  2034. case DESC_RATEMCS4:
  2035. case DESC_RATEMCS5:
  2036. case DESC_RATEMCS6:
  2037. case DESC_RATEMCS7:
  2038. rate_section = 4;
  2039. break;
  2040. case DESC_RATEMCS8:
  2041. case DESC_RATEMCS9:
  2042. case DESC_RATEMCS10:
  2043. case DESC_RATEMCS11:
  2044. rate_section = 5;
  2045. break;
  2046. case DESC_RATEMCS12:
  2047. case DESC_RATEMCS13:
  2048. case DESC_RATEMCS14:
  2049. case DESC_RATEMCS15:
  2050. rate_section = 6;
  2051. break;
  2052. case DESC_RATEVHT1SS_MCS0:
  2053. case DESC_RATEVHT1SS_MCS1:
  2054. case DESC_RATEVHT1SS_MCS2:
  2055. case DESC_RATEVHT1SS_MCS3:
  2056. rate_section = 7;
  2057. break;
  2058. case DESC_RATEVHT1SS_MCS4:
  2059. case DESC_RATEVHT1SS_MCS5:
  2060. case DESC_RATEVHT1SS_MCS6:
  2061. case DESC_RATEVHT1SS_MCS7:
  2062. rate_section = 8;
  2063. break;
  2064. case DESC_RATEVHT1SS_MCS8:
  2065. case DESC_RATEVHT1SS_MCS9:
  2066. case DESC_RATEVHT2SS_MCS0:
  2067. case DESC_RATEVHT2SS_MCS1:
  2068. rate_section = 9;
  2069. break;
  2070. case DESC_RATEVHT2SS_MCS2:
  2071. case DESC_RATEVHT2SS_MCS3:
  2072. case DESC_RATEVHT2SS_MCS4:
  2073. case DESC_RATEVHT2SS_MCS5:
  2074. rate_section = 10;
  2075. break;
  2076. case DESC_RATEVHT2SS_MCS6:
  2077. case DESC_RATEVHT2SS_MCS7:
  2078. case DESC_RATEVHT2SS_MCS8:
  2079. case DESC_RATEVHT2SS_MCS9:
  2080. rate_section = 11;
  2081. break;
  2082. default:
  2083. WARN_ONCE(true, "rtl8821ae: Rate_Section is Illegal\n");
  2084. break;
  2085. }
  2086. return rate_section;
  2087. }
  2088. static s8 _rtl8812ae_phy_get_world_wide_limit(s8 *limit_table)
  2089. {
  2090. s8 min = limit_table[0];
  2091. u8 i = 0;
  2092. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  2093. if (limit_table[i] < min)
  2094. min = limit_table[i];
  2095. }
  2096. return min;
  2097. }
  2098. static s8 _rtl8812ae_phy_get_txpower_limit(struct ieee80211_hw *hw,
  2099. u8 band,
  2100. enum ht_channel_width bandwidth,
  2101. enum radio_path rf_path,
  2102. u8 rate, u8 channel)
  2103. {
  2104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2105. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  2106. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2107. short band_temp = -1, regulation = -1, bandwidth_temp = -1,
  2108. rate_section = -1, channel_temp = -1;
  2109. u16 bd, regu, bdwidth, sec, chnl;
  2110. s8 power_limit = MAX_POWER_INDEX;
  2111. if (rtlefuse->eeprom_regulatory == 2)
  2112. return MAX_POWER_INDEX;
  2113. regulation = TXPWR_LMT_WW;
  2114. if (band == BAND_ON_2_4G)
  2115. band_temp = 0;
  2116. else if (band == BAND_ON_5G)
  2117. band_temp = 1;
  2118. if (bandwidth == HT_CHANNEL_WIDTH_20)
  2119. bandwidth_temp = 0;
  2120. else if (bandwidth == HT_CHANNEL_WIDTH_20_40)
  2121. bandwidth_temp = 1;
  2122. else if (bandwidth == HT_CHANNEL_WIDTH_80)
  2123. bandwidth_temp = 2;
  2124. switch (rate) {
  2125. case DESC_RATE1M:
  2126. case DESC_RATE2M:
  2127. case DESC_RATE5_5M:
  2128. case DESC_RATE11M:
  2129. rate_section = 0;
  2130. break;
  2131. case DESC_RATE6M:
  2132. case DESC_RATE9M:
  2133. case DESC_RATE12M:
  2134. case DESC_RATE18M:
  2135. case DESC_RATE24M:
  2136. case DESC_RATE36M:
  2137. case DESC_RATE48M:
  2138. case DESC_RATE54M:
  2139. rate_section = 1;
  2140. break;
  2141. case DESC_RATEMCS0:
  2142. case DESC_RATEMCS1:
  2143. case DESC_RATEMCS2:
  2144. case DESC_RATEMCS3:
  2145. case DESC_RATEMCS4:
  2146. case DESC_RATEMCS5:
  2147. case DESC_RATEMCS6:
  2148. case DESC_RATEMCS7:
  2149. rate_section = 2;
  2150. break;
  2151. case DESC_RATEMCS8:
  2152. case DESC_RATEMCS9:
  2153. case DESC_RATEMCS10:
  2154. case DESC_RATEMCS11:
  2155. case DESC_RATEMCS12:
  2156. case DESC_RATEMCS13:
  2157. case DESC_RATEMCS14:
  2158. case DESC_RATEMCS15:
  2159. rate_section = 3;
  2160. break;
  2161. case DESC_RATEVHT1SS_MCS0:
  2162. case DESC_RATEVHT1SS_MCS1:
  2163. case DESC_RATEVHT1SS_MCS2:
  2164. case DESC_RATEVHT1SS_MCS3:
  2165. case DESC_RATEVHT1SS_MCS4:
  2166. case DESC_RATEVHT1SS_MCS5:
  2167. case DESC_RATEVHT1SS_MCS6:
  2168. case DESC_RATEVHT1SS_MCS7:
  2169. case DESC_RATEVHT1SS_MCS8:
  2170. case DESC_RATEVHT1SS_MCS9:
  2171. rate_section = 4;
  2172. break;
  2173. case DESC_RATEVHT2SS_MCS0:
  2174. case DESC_RATEVHT2SS_MCS1:
  2175. case DESC_RATEVHT2SS_MCS2:
  2176. case DESC_RATEVHT2SS_MCS3:
  2177. case DESC_RATEVHT2SS_MCS4:
  2178. case DESC_RATEVHT2SS_MCS5:
  2179. case DESC_RATEVHT2SS_MCS6:
  2180. case DESC_RATEVHT2SS_MCS7:
  2181. case DESC_RATEVHT2SS_MCS8:
  2182. case DESC_RATEVHT2SS_MCS9:
  2183. rate_section = 5;
  2184. break;
  2185. default:
  2186. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2187. "Wrong rate 0x%x\n", rate);
  2188. break;
  2189. }
  2190. if (band_temp == BAND_ON_5G && rate_section == 0)
  2191. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2192. "Wrong rate 0x%x: No CCK in 5G Band\n", rate);
  2193. /*workaround for wrong index combination to obtain tx power limit,
  2194. OFDM only exists in BW 20M*/
  2195. if (rate_section == 1)
  2196. bandwidth_temp = 0;
  2197. /*workaround for wrong index combination to obtain tx power limit,
  2198. *HT on 80M will reference to HT on 40M
  2199. */
  2200. if ((rate_section == 2 || rate_section == 3) && band == BAND_ON_5G &&
  2201. bandwidth_temp == 2)
  2202. bandwidth_temp = 1;
  2203. if (band == BAND_ON_2_4G)
  2204. channel_temp = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  2205. BAND_ON_2_4G, channel);
  2206. else if (band == BAND_ON_5G)
  2207. channel_temp = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  2208. BAND_ON_5G, channel);
  2209. else if (band == BAND_ON_BOTH)
  2210. ;/* BAND_ON_BOTH don't care temporarily */
  2211. if (band_temp == -1 || regulation == -1 || bandwidth_temp == -1 ||
  2212. rate_section == -1 || channel_temp == -1) {
  2213. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2214. "Wrong index value to access power limit table [band %d][regulation %d][bandwidth %d][rf_path %d][rate_section %d][chnl %d]\n",
  2215. band_temp, regulation, bandwidth_temp, rf_path,
  2216. rate_section, channel_temp);
  2217. return MAX_POWER_INDEX;
  2218. }
  2219. bd = band_temp;
  2220. regu = regulation;
  2221. bdwidth = bandwidth_temp;
  2222. sec = rate_section;
  2223. chnl = channel_temp;
  2224. if (band == BAND_ON_2_4G) {
  2225. s8 limits[10] = {0};
  2226. u8 i;
  2227. for (i = 0; i < 4; ++i)
  2228. limits[i] = rtlphy->txpwr_limit_2_4g[i][bdwidth]
  2229. [sec][chnl][rf_path];
  2230. power_limit = (regulation == TXPWR_LMT_WW) ?
  2231. _rtl8812ae_phy_get_world_wide_limit(limits) :
  2232. rtlphy->txpwr_limit_2_4g[regu][bdwidth]
  2233. [sec][chnl][rf_path];
  2234. } else if (band == BAND_ON_5G) {
  2235. s8 limits[10] = {0};
  2236. u8 i;
  2237. for (i = 0; i < MAX_REGULATION_NUM; ++i)
  2238. limits[i] = rtlphy->txpwr_limit_5g[i][bdwidth]
  2239. [sec][chnl][rf_path];
  2240. power_limit = (regulation == TXPWR_LMT_WW) ?
  2241. _rtl8812ae_phy_get_world_wide_limit(limits) :
  2242. rtlphy->txpwr_limit_5g[regu][chnl]
  2243. [sec][chnl][rf_path];
  2244. } else {
  2245. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2246. "No power limit table of the specified band\n");
  2247. }
  2248. return power_limit;
  2249. }
  2250. static s8 _rtl8821ae_phy_get_txpower_by_rate(struct ieee80211_hw *hw,
  2251. u8 band, u8 path, u8 rate)
  2252. {
  2253. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2254. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2255. u8 shift = 0, rate_section, tx_num;
  2256. s8 tx_pwr_diff = 0;
  2257. s8 limit = 0;
  2258. rate_section = _rtl8821ae_phy_get_ratesection_intxpower_byrate(path, rate);
  2259. tx_num = RF_TX_NUM_NONIMPLEMENT;
  2260. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  2261. if ((rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
  2262. (rate >= DESC_RATEVHT2SS_MCS2 && rate <= DESC_RATEVHT2SS_MCS9))
  2263. tx_num = RF_2TX;
  2264. else
  2265. tx_num = RF_1TX;
  2266. }
  2267. switch (rate) {
  2268. case DESC_RATE1M:
  2269. case DESC_RATE6M:
  2270. case DESC_RATE24M:
  2271. case DESC_RATEMCS0:
  2272. case DESC_RATEMCS4:
  2273. case DESC_RATEMCS8:
  2274. case DESC_RATEMCS12:
  2275. case DESC_RATEVHT1SS_MCS0:
  2276. case DESC_RATEVHT1SS_MCS4:
  2277. case DESC_RATEVHT1SS_MCS8:
  2278. case DESC_RATEVHT2SS_MCS2:
  2279. case DESC_RATEVHT2SS_MCS6:
  2280. shift = 0;
  2281. break;
  2282. case DESC_RATE2M:
  2283. case DESC_RATE9M:
  2284. case DESC_RATE36M:
  2285. case DESC_RATEMCS1:
  2286. case DESC_RATEMCS5:
  2287. case DESC_RATEMCS9:
  2288. case DESC_RATEMCS13:
  2289. case DESC_RATEVHT1SS_MCS1:
  2290. case DESC_RATEVHT1SS_MCS5:
  2291. case DESC_RATEVHT1SS_MCS9:
  2292. case DESC_RATEVHT2SS_MCS3:
  2293. case DESC_RATEVHT2SS_MCS7:
  2294. shift = 8;
  2295. break;
  2296. case DESC_RATE5_5M:
  2297. case DESC_RATE12M:
  2298. case DESC_RATE48M:
  2299. case DESC_RATEMCS2:
  2300. case DESC_RATEMCS6:
  2301. case DESC_RATEMCS10:
  2302. case DESC_RATEMCS14:
  2303. case DESC_RATEVHT1SS_MCS2:
  2304. case DESC_RATEVHT1SS_MCS6:
  2305. case DESC_RATEVHT2SS_MCS0:
  2306. case DESC_RATEVHT2SS_MCS4:
  2307. case DESC_RATEVHT2SS_MCS8:
  2308. shift = 16;
  2309. break;
  2310. case DESC_RATE11M:
  2311. case DESC_RATE18M:
  2312. case DESC_RATE54M:
  2313. case DESC_RATEMCS3:
  2314. case DESC_RATEMCS7:
  2315. case DESC_RATEMCS11:
  2316. case DESC_RATEMCS15:
  2317. case DESC_RATEVHT1SS_MCS3:
  2318. case DESC_RATEVHT1SS_MCS7:
  2319. case DESC_RATEVHT2SS_MCS1:
  2320. case DESC_RATEVHT2SS_MCS5:
  2321. case DESC_RATEVHT2SS_MCS9:
  2322. shift = 24;
  2323. break;
  2324. default:
  2325. WARN_ONCE(true, "rtl8821ae: Rate_Section is Illegal\n");
  2326. break;
  2327. }
  2328. tx_pwr_diff = (u8)(rtlphy->tx_power_by_rate_offset[band][path]
  2329. [tx_num][rate_section] >> shift) & 0xff;
  2330. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  2331. if (rtlpriv->efuse.eeprom_regulatory != 2) {
  2332. limit = _rtl8812ae_phy_get_txpower_limit(hw, band,
  2333. rtlphy->current_chan_bw, path, rate,
  2334. rtlphy->current_channel);
  2335. if (rate == DESC_RATEVHT1SS_MCS8 || rate == DESC_RATEVHT1SS_MCS9 ||
  2336. rate == DESC_RATEVHT2SS_MCS8 || rate == DESC_RATEVHT2SS_MCS9) {
  2337. if (limit < 0) {
  2338. if (tx_pwr_diff < (-limit))
  2339. tx_pwr_diff = -limit;
  2340. }
  2341. } else {
  2342. if (limit < 0)
  2343. tx_pwr_diff = limit;
  2344. else
  2345. tx_pwr_diff = tx_pwr_diff > limit ? limit : tx_pwr_diff;
  2346. }
  2347. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  2348. "Maximum power by rate %d, final power by rate %d\n",
  2349. limit, tx_pwr_diff);
  2350. }
  2351. return tx_pwr_diff;
  2352. }
  2353. static u8 _rtl8821ae_get_txpower_index(struct ieee80211_hw *hw, u8 path,
  2354. u8 rate, u8 bandwidth, u8 channel)
  2355. {
  2356. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2357. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2358. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2359. u8 index = (channel - 1);
  2360. u8 txpower = 0;
  2361. bool in_24g = false;
  2362. s8 powerdiff_byrate = 0;
  2363. if (((rtlhal->current_bandtype == BAND_ON_2_4G) &&
  2364. (channel > 14 || channel < 1)) ||
  2365. ((rtlhal->current_bandtype == BAND_ON_5G) && (channel <= 14))) {
  2366. index = 0;
  2367. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  2368. "Illegal channel!!\n");
  2369. }
  2370. in_24g = _rtl8821ae_phy_get_chnl_index(channel, &index);
  2371. if (in_24g) {
  2372. if (RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2373. txpower = rtlefuse->txpwrlevel_cck[path][index];
  2374. else if (DESC_RATE6M <= rate)
  2375. txpower = rtlefuse->txpwrlevel_ht40_1s[path][index];
  2376. else
  2377. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "invalid rate\n");
  2378. if (DESC_RATE6M <= rate && rate <= DESC_RATE54M &&
  2379. !RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2380. txpower += rtlefuse->txpwr_legacyhtdiff[path][TX_1S];
  2381. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  2382. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2383. (DESC_RATEVHT1SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2384. txpower += rtlefuse->txpwr_ht20diff[path][TX_1S];
  2385. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2386. (DESC_RATEVHT2SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2387. txpower += rtlefuse->txpwr_ht20diff[path][TX_2S];
  2388. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  2389. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2390. (DESC_RATEVHT1SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2391. txpower += rtlefuse->txpwr_ht40diff[path][TX_1S];
  2392. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2393. (DESC_RATEVHT2SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2394. txpower += rtlefuse->txpwr_ht40diff[path][TX_2S];
  2395. } else if (bandwidth == HT_CHANNEL_WIDTH_80) {
  2396. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2397. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2398. rate <= DESC_RATEVHT2SS_MCS9))
  2399. txpower += rtlefuse->txpwr_ht40diff[path][TX_1S];
  2400. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2401. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2402. rate <= DESC_RATEVHT2SS_MCS9))
  2403. txpower += rtlefuse->txpwr_ht40diff[path][TX_2S];
  2404. }
  2405. } else {
  2406. if (DESC_RATE6M <= rate)
  2407. txpower = rtlefuse->txpwr_5g_bw40base[path][index];
  2408. else
  2409. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_WARNING,
  2410. "INVALID Rate.\n");
  2411. if (DESC_RATE6M <= rate && rate <= DESC_RATE54M &&
  2412. !RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2413. txpower += rtlefuse->txpwr_5g_ofdmdiff[path][TX_1S];
  2414. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  2415. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2416. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2417. rate <= DESC_RATEVHT2SS_MCS9))
  2418. txpower += rtlefuse->txpwr_5g_bw20diff[path][TX_1S];
  2419. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2420. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2421. rate <= DESC_RATEVHT2SS_MCS9))
  2422. txpower += rtlefuse->txpwr_5g_bw20diff[path][TX_2S];
  2423. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  2424. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2425. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2426. rate <= DESC_RATEVHT2SS_MCS9))
  2427. txpower += rtlefuse->txpwr_5g_bw40diff[path][TX_1S];
  2428. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2429. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2430. rate <= DESC_RATEVHT2SS_MCS9))
  2431. txpower += rtlefuse->txpwr_5g_bw40diff[path][TX_2S];
  2432. } else if (bandwidth == HT_CHANNEL_WIDTH_80) {
  2433. u8 i;
  2434. for (i = 0; i < sizeof(channel5g_80m) / sizeof(u8); ++i)
  2435. if (channel5g_80m[i] == channel)
  2436. index = i;
  2437. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2438. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2439. rate <= DESC_RATEVHT2SS_MCS9))
  2440. txpower = rtlefuse->txpwr_5g_bw80base[path][index]
  2441. + rtlefuse->txpwr_5g_bw80diff[path][TX_1S];
  2442. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2443. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2444. rate <= DESC_RATEVHT2SS_MCS9))
  2445. txpower = rtlefuse->txpwr_5g_bw80base[path][index]
  2446. + rtlefuse->txpwr_5g_bw80diff[path][TX_1S]
  2447. + rtlefuse->txpwr_5g_bw80diff[path][TX_2S];
  2448. }
  2449. }
  2450. if (rtlefuse->eeprom_regulatory != 2)
  2451. powerdiff_byrate =
  2452. _rtl8821ae_phy_get_txpower_by_rate(hw, (u8)(!in_24g),
  2453. path, rate);
  2454. if (rate == DESC_RATEVHT1SS_MCS8 || rate == DESC_RATEVHT1SS_MCS9 ||
  2455. rate == DESC_RATEVHT2SS_MCS8 || rate == DESC_RATEVHT2SS_MCS9)
  2456. txpower -= powerdiff_byrate;
  2457. else
  2458. txpower += powerdiff_byrate;
  2459. if (rate > DESC_RATE11M)
  2460. txpower += rtlpriv->dm.remnant_ofdm_swing_idx[path];
  2461. else
  2462. txpower += rtlpriv->dm.remnant_cck_idx;
  2463. if (txpower > MAX_POWER_INDEX)
  2464. txpower = MAX_POWER_INDEX;
  2465. return txpower;
  2466. }
  2467. static void _rtl8821ae_phy_set_txpower_index(struct ieee80211_hw *hw,
  2468. u8 power_index, u8 path, u8 rate)
  2469. {
  2470. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2471. if (path == RF90_PATH_A) {
  2472. switch (rate) {
  2473. case DESC_RATE1M:
  2474. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2475. MASKBYTE0, power_index);
  2476. break;
  2477. case DESC_RATE2M:
  2478. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2479. MASKBYTE1, power_index);
  2480. break;
  2481. case DESC_RATE5_5M:
  2482. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2483. MASKBYTE2, power_index);
  2484. break;
  2485. case DESC_RATE11M:
  2486. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2487. MASKBYTE3, power_index);
  2488. break;
  2489. case DESC_RATE6M:
  2490. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2491. MASKBYTE0, power_index);
  2492. break;
  2493. case DESC_RATE9M:
  2494. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2495. MASKBYTE1, power_index);
  2496. break;
  2497. case DESC_RATE12M:
  2498. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2499. MASKBYTE2, power_index);
  2500. break;
  2501. case DESC_RATE18M:
  2502. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2503. MASKBYTE3, power_index);
  2504. break;
  2505. case DESC_RATE24M:
  2506. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2507. MASKBYTE0, power_index);
  2508. break;
  2509. case DESC_RATE36M:
  2510. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2511. MASKBYTE1, power_index);
  2512. break;
  2513. case DESC_RATE48M:
  2514. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2515. MASKBYTE2, power_index);
  2516. break;
  2517. case DESC_RATE54M:
  2518. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2519. MASKBYTE3, power_index);
  2520. break;
  2521. case DESC_RATEMCS0:
  2522. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2523. MASKBYTE0, power_index);
  2524. break;
  2525. case DESC_RATEMCS1:
  2526. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2527. MASKBYTE1, power_index);
  2528. break;
  2529. case DESC_RATEMCS2:
  2530. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2531. MASKBYTE2, power_index);
  2532. break;
  2533. case DESC_RATEMCS3:
  2534. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2535. MASKBYTE3, power_index);
  2536. break;
  2537. case DESC_RATEMCS4:
  2538. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2539. MASKBYTE0, power_index);
  2540. break;
  2541. case DESC_RATEMCS5:
  2542. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2543. MASKBYTE1, power_index);
  2544. break;
  2545. case DESC_RATEMCS6:
  2546. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2547. MASKBYTE2, power_index);
  2548. break;
  2549. case DESC_RATEMCS7:
  2550. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2551. MASKBYTE3, power_index);
  2552. break;
  2553. case DESC_RATEMCS8:
  2554. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2555. MASKBYTE0, power_index);
  2556. break;
  2557. case DESC_RATEMCS9:
  2558. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2559. MASKBYTE1, power_index);
  2560. break;
  2561. case DESC_RATEMCS10:
  2562. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2563. MASKBYTE2, power_index);
  2564. break;
  2565. case DESC_RATEMCS11:
  2566. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2567. MASKBYTE3, power_index);
  2568. break;
  2569. case DESC_RATEMCS12:
  2570. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2571. MASKBYTE0, power_index);
  2572. break;
  2573. case DESC_RATEMCS13:
  2574. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2575. MASKBYTE1, power_index);
  2576. break;
  2577. case DESC_RATEMCS14:
  2578. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2579. MASKBYTE2, power_index);
  2580. break;
  2581. case DESC_RATEMCS15:
  2582. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2583. MASKBYTE3, power_index);
  2584. break;
  2585. case DESC_RATEVHT1SS_MCS0:
  2586. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2587. MASKBYTE0, power_index);
  2588. break;
  2589. case DESC_RATEVHT1SS_MCS1:
  2590. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2591. MASKBYTE1, power_index);
  2592. break;
  2593. case DESC_RATEVHT1SS_MCS2:
  2594. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2595. MASKBYTE2, power_index);
  2596. break;
  2597. case DESC_RATEVHT1SS_MCS3:
  2598. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2599. MASKBYTE3, power_index);
  2600. break;
  2601. case DESC_RATEVHT1SS_MCS4:
  2602. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2603. MASKBYTE0, power_index);
  2604. break;
  2605. case DESC_RATEVHT1SS_MCS5:
  2606. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2607. MASKBYTE1, power_index);
  2608. break;
  2609. case DESC_RATEVHT1SS_MCS6:
  2610. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2611. MASKBYTE2, power_index);
  2612. break;
  2613. case DESC_RATEVHT1SS_MCS7:
  2614. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2615. MASKBYTE3, power_index);
  2616. break;
  2617. case DESC_RATEVHT1SS_MCS8:
  2618. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2619. MASKBYTE0, power_index);
  2620. break;
  2621. case DESC_RATEVHT1SS_MCS9:
  2622. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2623. MASKBYTE1, power_index);
  2624. break;
  2625. case DESC_RATEVHT2SS_MCS0:
  2626. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2627. MASKBYTE2, power_index);
  2628. break;
  2629. case DESC_RATEVHT2SS_MCS1:
  2630. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2631. MASKBYTE3, power_index);
  2632. break;
  2633. case DESC_RATEVHT2SS_MCS2:
  2634. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2635. MASKBYTE0, power_index);
  2636. break;
  2637. case DESC_RATEVHT2SS_MCS3:
  2638. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2639. MASKBYTE1, power_index);
  2640. break;
  2641. case DESC_RATEVHT2SS_MCS4:
  2642. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2643. MASKBYTE2, power_index);
  2644. break;
  2645. case DESC_RATEVHT2SS_MCS5:
  2646. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2647. MASKBYTE3, power_index);
  2648. break;
  2649. case DESC_RATEVHT2SS_MCS6:
  2650. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2651. MASKBYTE0, power_index);
  2652. break;
  2653. case DESC_RATEVHT2SS_MCS7:
  2654. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2655. MASKBYTE1, power_index);
  2656. break;
  2657. case DESC_RATEVHT2SS_MCS8:
  2658. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2659. MASKBYTE2, power_index);
  2660. break;
  2661. case DESC_RATEVHT2SS_MCS9:
  2662. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2663. MASKBYTE3, power_index);
  2664. break;
  2665. default:
  2666. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2667. "Invalid Rate!!\n");
  2668. break;
  2669. }
  2670. } else if (path == RF90_PATH_B) {
  2671. switch (rate) {
  2672. case DESC_RATE1M:
  2673. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2674. MASKBYTE0, power_index);
  2675. break;
  2676. case DESC_RATE2M:
  2677. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2678. MASKBYTE1, power_index);
  2679. break;
  2680. case DESC_RATE5_5M:
  2681. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2682. MASKBYTE2, power_index);
  2683. break;
  2684. case DESC_RATE11M:
  2685. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2686. MASKBYTE3, power_index);
  2687. break;
  2688. case DESC_RATE6M:
  2689. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2690. MASKBYTE0, power_index);
  2691. break;
  2692. case DESC_RATE9M:
  2693. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2694. MASKBYTE1, power_index);
  2695. break;
  2696. case DESC_RATE12M:
  2697. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2698. MASKBYTE2, power_index);
  2699. break;
  2700. case DESC_RATE18M:
  2701. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2702. MASKBYTE3, power_index);
  2703. break;
  2704. case DESC_RATE24M:
  2705. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2706. MASKBYTE0, power_index);
  2707. break;
  2708. case DESC_RATE36M:
  2709. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2710. MASKBYTE1, power_index);
  2711. break;
  2712. case DESC_RATE48M:
  2713. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2714. MASKBYTE2, power_index);
  2715. break;
  2716. case DESC_RATE54M:
  2717. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2718. MASKBYTE3, power_index);
  2719. break;
  2720. case DESC_RATEMCS0:
  2721. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2722. MASKBYTE0, power_index);
  2723. break;
  2724. case DESC_RATEMCS1:
  2725. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2726. MASKBYTE1, power_index);
  2727. break;
  2728. case DESC_RATEMCS2:
  2729. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2730. MASKBYTE2, power_index);
  2731. break;
  2732. case DESC_RATEMCS3:
  2733. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2734. MASKBYTE3, power_index);
  2735. break;
  2736. case DESC_RATEMCS4:
  2737. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2738. MASKBYTE0, power_index);
  2739. break;
  2740. case DESC_RATEMCS5:
  2741. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2742. MASKBYTE1, power_index);
  2743. break;
  2744. case DESC_RATEMCS6:
  2745. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2746. MASKBYTE2, power_index);
  2747. break;
  2748. case DESC_RATEMCS7:
  2749. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2750. MASKBYTE3, power_index);
  2751. break;
  2752. case DESC_RATEMCS8:
  2753. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2754. MASKBYTE0, power_index);
  2755. break;
  2756. case DESC_RATEMCS9:
  2757. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2758. MASKBYTE1, power_index);
  2759. break;
  2760. case DESC_RATEMCS10:
  2761. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2762. MASKBYTE2, power_index);
  2763. break;
  2764. case DESC_RATEMCS11:
  2765. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2766. MASKBYTE3, power_index);
  2767. break;
  2768. case DESC_RATEMCS12:
  2769. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2770. MASKBYTE0, power_index);
  2771. break;
  2772. case DESC_RATEMCS13:
  2773. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2774. MASKBYTE1, power_index);
  2775. break;
  2776. case DESC_RATEMCS14:
  2777. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2778. MASKBYTE2, power_index);
  2779. break;
  2780. case DESC_RATEMCS15:
  2781. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2782. MASKBYTE3, power_index);
  2783. break;
  2784. case DESC_RATEVHT1SS_MCS0:
  2785. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2786. MASKBYTE0, power_index);
  2787. break;
  2788. case DESC_RATEVHT1SS_MCS1:
  2789. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2790. MASKBYTE1, power_index);
  2791. break;
  2792. case DESC_RATEVHT1SS_MCS2:
  2793. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2794. MASKBYTE2, power_index);
  2795. break;
  2796. case DESC_RATEVHT1SS_MCS3:
  2797. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2798. MASKBYTE3, power_index);
  2799. break;
  2800. case DESC_RATEVHT1SS_MCS4:
  2801. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2802. MASKBYTE0, power_index);
  2803. break;
  2804. case DESC_RATEVHT1SS_MCS5:
  2805. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2806. MASKBYTE1, power_index);
  2807. break;
  2808. case DESC_RATEVHT1SS_MCS6:
  2809. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2810. MASKBYTE2, power_index);
  2811. break;
  2812. case DESC_RATEVHT1SS_MCS7:
  2813. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2814. MASKBYTE3, power_index);
  2815. break;
  2816. case DESC_RATEVHT1SS_MCS8:
  2817. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2818. MASKBYTE0, power_index);
  2819. break;
  2820. case DESC_RATEVHT1SS_MCS9:
  2821. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2822. MASKBYTE1, power_index);
  2823. break;
  2824. case DESC_RATEVHT2SS_MCS0:
  2825. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2826. MASKBYTE2, power_index);
  2827. break;
  2828. case DESC_RATEVHT2SS_MCS1:
  2829. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2830. MASKBYTE3, power_index);
  2831. break;
  2832. case DESC_RATEVHT2SS_MCS2:
  2833. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2834. MASKBYTE0, power_index);
  2835. break;
  2836. case DESC_RATEVHT2SS_MCS3:
  2837. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2838. MASKBYTE1, power_index);
  2839. break;
  2840. case DESC_RATEVHT2SS_MCS4:
  2841. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2842. MASKBYTE2, power_index);
  2843. break;
  2844. case DESC_RATEVHT2SS_MCS5:
  2845. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2846. MASKBYTE3, power_index);
  2847. break;
  2848. case DESC_RATEVHT2SS_MCS6:
  2849. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2850. MASKBYTE0, power_index);
  2851. break;
  2852. case DESC_RATEVHT2SS_MCS7:
  2853. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2854. MASKBYTE1, power_index);
  2855. break;
  2856. case DESC_RATEVHT2SS_MCS8:
  2857. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2858. MASKBYTE2, power_index);
  2859. break;
  2860. case DESC_RATEVHT2SS_MCS9:
  2861. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2862. MASKBYTE3, power_index);
  2863. break;
  2864. default:
  2865. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2866. "Invalid Rate!!\n");
  2867. break;
  2868. }
  2869. } else {
  2870. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2871. "Invalid RFPath!!\n");
  2872. }
  2873. }
  2874. static void _rtl8821ae_phy_set_txpower_level_by_path(struct ieee80211_hw *hw,
  2875. u8 *array, u8 path,
  2876. u8 channel, u8 size)
  2877. {
  2878. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2879. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2880. u8 i;
  2881. u8 power_index;
  2882. for (i = 0; i < size; i++) {
  2883. power_index =
  2884. _rtl8821ae_get_txpower_index(hw, path, array[i],
  2885. rtlphy->current_chan_bw,
  2886. channel);
  2887. _rtl8821ae_phy_set_txpower_index(hw, power_index, path,
  2888. array[i]);
  2889. }
  2890. }
  2891. static void _rtl8821ae_phy_txpower_training_by_path(struct ieee80211_hw *hw,
  2892. u8 bw, u8 channel, u8 path)
  2893. {
  2894. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2895. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2896. u8 i;
  2897. u32 power_level, data, offset;
  2898. if (path >= rtlphy->num_total_rfpath)
  2899. return;
  2900. data = 0;
  2901. if (path == RF90_PATH_A) {
  2902. power_level =
  2903. _rtl8821ae_get_txpower_index(hw, RF90_PATH_A,
  2904. DESC_RATEMCS7, bw, channel);
  2905. offset = RA_TXPWRTRAING;
  2906. } else {
  2907. power_level =
  2908. _rtl8821ae_get_txpower_index(hw, RF90_PATH_B,
  2909. DESC_RATEMCS7, bw, channel);
  2910. offset = RB_TXPWRTRAING;
  2911. }
  2912. for (i = 0; i < 3; i++) {
  2913. if (i == 0)
  2914. power_level = power_level - 10;
  2915. else if (i == 1)
  2916. power_level = power_level - 8;
  2917. else
  2918. power_level = power_level - 6;
  2919. data |= (((power_level > 2) ? (power_level) : 2) << (i * 8));
  2920. }
  2921. rtl_set_bbreg(hw, offset, 0xffffff, data);
  2922. }
  2923. void rtl8821ae_phy_set_txpower_level_by_path(struct ieee80211_hw *hw,
  2924. u8 channel, u8 path)
  2925. {
  2926. /* struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); */
  2927. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2928. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2929. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2930. u8 cck_rates[] = {DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M,
  2931. DESC_RATE11M};
  2932. u8 sizes_of_cck_retes = 4;
  2933. u8 ofdm_rates[] = {DESC_RATE6M, DESC_RATE9M, DESC_RATE12M,
  2934. DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
  2935. DESC_RATE48M, DESC_RATE54M};
  2936. u8 sizes_of_ofdm_retes = 8;
  2937. u8 ht_rates_1t[] = {DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
  2938. DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
  2939. DESC_RATEMCS6, DESC_RATEMCS7};
  2940. u8 sizes_of_ht_retes_1t = 8;
  2941. u8 ht_rates_2t[] = {DESC_RATEMCS8, DESC_RATEMCS9,
  2942. DESC_RATEMCS10, DESC_RATEMCS11,
  2943. DESC_RATEMCS12, DESC_RATEMCS13,
  2944. DESC_RATEMCS14, DESC_RATEMCS15};
  2945. u8 sizes_of_ht_retes_2t = 8;
  2946. u8 vht_rates_1t[] = {DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
  2947. DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
  2948. DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
  2949. DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
  2950. DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9};
  2951. u8 vht_rates_2t[] = {DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
  2952. DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
  2953. DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
  2954. DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
  2955. DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9};
  2956. u8 sizes_of_vht_retes = 10;
  2957. if (rtlhal->current_bandtype == BAND_ON_2_4G)
  2958. _rtl8821ae_phy_set_txpower_level_by_path(hw, cck_rates, path, channel,
  2959. sizes_of_cck_retes);
  2960. _rtl8821ae_phy_set_txpower_level_by_path(hw, ofdm_rates, path, channel,
  2961. sizes_of_ofdm_retes);
  2962. _rtl8821ae_phy_set_txpower_level_by_path(hw, ht_rates_1t, path, channel,
  2963. sizes_of_ht_retes_1t);
  2964. _rtl8821ae_phy_set_txpower_level_by_path(hw, vht_rates_1t, path, channel,
  2965. sizes_of_vht_retes);
  2966. if (rtlphy->num_total_rfpath >= 2) {
  2967. _rtl8821ae_phy_set_txpower_level_by_path(hw, ht_rates_2t, path,
  2968. channel,
  2969. sizes_of_ht_retes_2t);
  2970. _rtl8821ae_phy_set_txpower_level_by_path(hw, vht_rates_2t, path,
  2971. channel,
  2972. sizes_of_vht_retes);
  2973. }
  2974. _rtl8821ae_phy_txpower_training_by_path(hw, rtlphy->current_chan_bw,
  2975. channel, path);
  2976. }
  2977. /*just in case, write txpower in DW, to reduce time*/
  2978. void rtl8821ae_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  2979. {
  2980. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2981. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2982. u8 path = 0;
  2983. for (path = RF90_PATH_A; path < rtlphy->num_total_rfpath; ++path)
  2984. rtl8821ae_phy_set_txpower_level_by_path(hw, channel, path);
  2985. }
  2986. static long _rtl8821ae_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  2987. enum wireless_mode wirelessmode,
  2988. u8 txpwridx)
  2989. {
  2990. long offset;
  2991. long pwrout_dbm;
  2992. switch (wirelessmode) {
  2993. case WIRELESS_MODE_B:
  2994. offset = -7;
  2995. break;
  2996. case WIRELESS_MODE_G:
  2997. case WIRELESS_MODE_N_24G:
  2998. offset = -8;
  2999. break;
  3000. default:
  3001. offset = -8;
  3002. break;
  3003. }
  3004. pwrout_dbm = txpwridx / 2 + offset;
  3005. return pwrout_dbm;
  3006. }
  3007. void rtl8821ae_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  3008. {
  3009. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3010. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3011. enum io_type iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  3012. if (!is_hal_stop(rtlhal)) {
  3013. switch (operation) {
  3014. case SCAN_OPT_BACKUP_BAND0:
  3015. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  3016. rtlpriv->cfg->ops->set_hw_reg(hw,
  3017. HW_VAR_IO_CMD,
  3018. (u8 *)&iotype);
  3019. break;
  3020. case SCAN_OPT_BACKUP_BAND1:
  3021. iotype = IO_CMD_PAUSE_BAND1_DM_BY_SCAN;
  3022. rtlpriv->cfg->ops->set_hw_reg(hw,
  3023. HW_VAR_IO_CMD,
  3024. (u8 *)&iotype);
  3025. break;
  3026. case SCAN_OPT_RESTORE:
  3027. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  3028. rtlpriv->cfg->ops->set_hw_reg(hw,
  3029. HW_VAR_IO_CMD,
  3030. (u8 *)&iotype);
  3031. break;
  3032. default:
  3033. pr_err("Unknown Scan Backup operation.\n");
  3034. break;
  3035. }
  3036. }
  3037. }
  3038. static void _rtl8821ae_phy_set_reg_bw(struct rtl_priv *rtlpriv, u8 bw)
  3039. {
  3040. u16 reg_rf_mode_bw, tmp = 0;
  3041. reg_rf_mode_bw = rtl_read_word(rtlpriv, REG_TRXPTCL_CTL);
  3042. switch (bw) {
  3043. case HT_CHANNEL_WIDTH_20:
  3044. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, reg_rf_mode_bw & 0xFE7F);
  3045. break;
  3046. case HT_CHANNEL_WIDTH_20_40:
  3047. tmp = reg_rf_mode_bw | BIT(7);
  3048. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, tmp & 0xFEFF);
  3049. break;
  3050. case HT_CHANNEL_WIDTH_80:
  3051. tmp = reg_rf_mode_bw | BIT(8);
  3052. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, tmp & 0xFF7F);
  3053. break;
  3054. default:
  3055. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "unknown Bandwidth: 0x%x\n", bw);
  3056. break;
  3057. }
  3058. }
  3059. static u8 _rtl8821ae_phy_get_secondary_chnl(struct rtl_priv *rtlpriv)
  3060. {
  3061. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3062. struct rtl_mac *mac = rtl_mac(rtlpriv);
  3063. u8 sc_set_40 = 0, sc_set_20 = 0;
  3064. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80) {
  3065. if (mac->cur_80_prime_sc == PRIME_CHNL_OFFSET_LOWER)
  3066. sc_set_40 = VHT_DATA_SC_40_LOWER_OF_80MHZ;
  3067. else if (mac->cur_80_prime_sc == PRIME_CHNL_OFFSET_UPPER)
  3068. sc_set_40 = VHT_DATA_SC_40_UPPER_OF_80MHZ;
  3069. else
  3070. pr_err("SCMapping: Not Correct Primary40MHz Setting\n");
  3071. if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER) &&
  3072. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_LOWER))
  3073. sc_set_20 = VHT_DATA_SC_20_LOWEST_OF_80MHZ;
  3074. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER) &&
  3075. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_LOWER))
  3076. sc_set_20 = VHT_DATA_SC_20_LOWER_OF_80MHZ;
  3077. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER) &&
  3078. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_UPPER))
  3079. sc_set_20 = VHT_DATA_SC_20_UPPER_OF_80MHZ;
  3080. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER) &&
  3081. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_UPPER))
  3082. sc_set_20 = VHT_DATA_SC_20_UPPERST_OF_80MHZ;
  3083. else
  3084. pr_err("SCMapping: Not Correct Primary40MHz Setting\n");
  3085. } else if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  3086. if (mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER)
  3087. sc_set_20 = VHT_DATA_SC_20_UPPER_OF_80MHZ;
  3088. else if (mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER)
  3089. sc_set_20 = VHT_DATA_SC_20_LOWER_OF_80MHZ;
  3090. else
  3091. pr_err("SCMapping: Not Correct Primary40MHz Setting\n");
  3092. }
  3093. return (sc_set_40 << 4) | sc_set_20;
  3094. }
  3095. void rtl8821ae_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  3096. {
  3097. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3098. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3099. u8 sub_chnl = 0;
  3100. u8 l1pk_val = 0;
  3101. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3102. "Switch to %s bandwidth\n",
  3103. (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  3104. "20MHz" :
  3105. (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40 ?
  3106. "40MHz" : "80MHz")));
  3107. _rtl8821ae_phy_set_reg_bw(rtlpriv, rtlphy->current_chan_bw);
  3108. sub_chnl = _rtl8821ae_phy_get_secondary_chnl(rtlpriv);
  3109. rtl_write_byte(rtlpriv, 0x0483, sub_chnl);
  3110. switch (rtlphy->current_chan_bw) {
  3111. case HT_CHANNEL_WIDTH_20:
  3112. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300200);
  3113. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  3114. if (rtlphy->rf_type == RF_2T2R)
  3115. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, 7);
  3116. else
  3117. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, 8);
  3118. break;
  3119. case HT_CHANNEL_WIDTH_20_40:
  3120. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300201);
  3121. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  3122. rtl_set_bbreg(hw, RRFMOD, 0x3C, sub_chnl);
  3123. rtl_set_bbreg(hw, RCCAONSEC, 0xf0000000, sub_chnl);
  3124. if (rtlphy->reg_837 & BIT(2))
  3125. l1pk_val = 6;
  3126. else {
  3127. if (rtlphy->rf_type == RF_2T2R)
  3128. l1pk_val = 7;
  3129. else
  3130. l1pk_val = 8;
  3131. }
  3132. /* 0x848[25:22] = 0x6 */
  3133. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, l1pk_val);
  3134. if (sub_chnl == VHT_DATA_SC_20_UPPER_OF_80MHZ)
  3135. rtl_set_bbreg(hw, RCCK_SYSTEM, BCCK_SYSTEM, 1);
  3136. else
  3137. rtl_set_bbreg(hw, RCCK_SYSTEM, BCCK_SYSTEM, 0);
  3138. break;
  3139. case HT_CHANNEL_WIDTH_80:
  3140. /* 0x8ac[21,20,9:6,1,0]=8'b11100010 */
  3141. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300202);
  3142. /* 0x8c4[30] = 1 */
  3143. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  3144. rtl_set_bbreg(hw, RRFMOD, 0x3C, sub_chnl);
  3145. rtl_set_bbreg(hw, RCCAONSEC, 0xf0000000, sub_chnl);
  3146. if (rtlphy->reg_837 & BIT(2))
  3147. l1pk_val = 5;
  3148. else {
  3149. if (rtlphy->rf_type == RF_2T2R)
  3150. l1pk_val = 6;
  3151. else
  3152. l1pk_val = 7;
  3153. }
  3154. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, l1pk_val);
  3155. break;
  3156. default:
  3157. pr_err("unknown bandwidth: %#X\n",
  3158. rtlphy->current_chan_bw);
  3159. break;
  3160. }
  3161. rtl8812ae_fixspur(hw, rtlphy->current_chan_bw, rtlphy->current_channel);
  3162. rtl8821ae_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  3163. rtlphy->set_bwmode_inprogress = false;
  3164. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  3165. }
  3166. void rtl8821ae_phy_set_bw_mode(struct ieee80211_hw *hw,
  3167. enum nl80211_channel_type ch_type)
  3168. {
  3169. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3170. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3171. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3172. u8 tmp_bw = rtlphy->current_chan_bw;
  3173. if (rtlphy->set_bwmode_inprogress)
  3174. return;
  3175. rtlphy->set_bwmode_inprogress = true;
  3176. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw)))
  3177. rtl8821ae_phy_set_bw_mode_callback(hw);
  3178. else {
  3179. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  3180. "FALSE driver sleep or unload\n");
  3181. rtlphy->set_bwmode_inprogress = false;
  3182. rtlphy->current_chan_bw = tmp_bw;
  3183. }
  3184. }
  3185. void rtl8821ae_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  3186. {
  3187. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3188. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3189. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3190. u8 channel = rtlphy->current_channel;
  3191. u8 path;
  3192. u32 data;
  3193. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3194. "switch to channel%d\n", rtlphy->current_channel);
  3195. if (is_hal_stop(rtlhal))
  3196. return;
  3197. if (36 <= channel && channel <= 48)
  3198. data = 0x494;
  3199. else if (50 <= channel && channel <= 64)
  3200. data = 0x453;
  3201. else if (100 <= channel && channel <= 116)
  3202. data = 0x452;
  3203. else if (118 <= channel)
  3204. data = 0x412;
  3205. else
  3206. data = 0x96a;
  3207. rtl_set_bbreg(hw, RFC_AREA, 0x1ffe0000, data);
  3208. for (path = RF90_PATH_A; path < rtlphy->num_total_rfpath; path++) {
  3209. if (36 <= channel && channel <= 64)
  3210. data = 0x101;
  3211. else if (100 <= channel && channel <= 140)
  3212. data = 0x301;
  3213. else if (140 < channel)
  3214. data = 0x501;
  3215. else
  3216. data = 0x000;
  3217. rtl8821ae_phy_set_rf_reg(hw, path, RF_CHNLBW,
  3218. BIT(18)|BIT(17)|BIT(16)|BIT(9)|BIT(8), data);
  3219. rtl8821ae_phy_set_rf_reg(hw, path, RF_CHNLBW,
  3220. BMASKBYTE0, channel);
  3221. if (channel > 14) {
  3222. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  3223. if (36 <= channel && channel <= 64)
  3224. data = 0x114E9;
  3225. else if (100 <= channel && channel <= 140)
  3226. data = 0x110E9;
  3227. else
  3228. data = 0x110E9;
  3229. rtl8821ae_phy_set_rf_reg(hw, path, RF_APK,
  3230. BRFREGOFFSETMASK, data);
  3231. }
  3232. }
  3233. }
  3234. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  3235. }
  3236. u8 rtl8821ae_phy_sw_chnl(struct ieee80211_hw *hw)
  3237. {
  3238. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3239. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3240. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3241. u32 timeout = 1000, timecount = 0;
  3242. u8 channel = rtlphy->current_channel;
  3243. if (rtlphy->sw_chnl_inprogress)
  3244. return 0;
  3245. if (rtlphy->set_bwmode_inprogress)
  3246. return 0;
  3247. if ((is_hal_stop(rtlhal)) || (RT_CANNOT_IO(hw))) {
  3248. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  3249. "sw_chnl_inprogress false driver sleep or unload\n");
  3250. return 0;
  3251. }
  3252. while (rtlphy->lck_inprogress && timecount < timeout) {
  3253. mdelay(50);
  3254. timecount += 50;
  3255. }
  3256. if (rtlphy->current_channel > 14 && rtlhal->current_bandtype != BAND_ON_5G)
  3257. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_5G);
  3258. else if (rtlphy->current_channel <= 14 && rtlhal->current_bandtype != BAND_ON_2_4G)
  3259. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_2_4G);
  3260. rtlphy->sw_chnl_inprogress = true;
  3261. if (channel == 0)
  3262. channel = 1;
  3263. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3264. "switch to channel%d, band type is %d\n",
  3265. rtlphy->current_channel, rtlhal->current_bandtype);
  3266. rtl8821ae_phy_sw_chnl_callback(hw);
  3267. rtl8821ae_dm_clear_txpower_tracking_state(hw);
  3268. rtl8821ae_phy_set_txpower_level(hw, rtlphy->current_channel);
  3269. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  3270. rtlphy->sw_chnl_inprogress = false;
  3271. return 1;
  3272. }
  3273. u8 _rtl8812ae_get_right_chnl_place_for_iqk(u8 chnl)
  3274. {
  3275. u8 channel_all[TARGET_CHNL_NUM_2G_5G_8812] = {
  3276. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13,
  3277. 14, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54,
  3278. 56, 58, 60, 62, 64, 100, 102, 104, 106, 108,
  3279. 110, 112, 114, 116, 118, 120, 122, 124, 126,
  3280. 128, 130, 132, 134, 136, 138, 140, 149, 151,
  3281. 153, 155, 157, 159, 161, 163, 165};
  3282. u8 place = chnl;
  3283. if (chnl > 14) {
  3284. for (place = 14; place < sizeof(channel_all); place++)
  3285. if (channel_all[place] == chnl)
  3286. return place-13;
  3287. }
  3288. return 0;
  3289. }
  3290. #define MACBB_REG_NUM 10
  3291. #define AFE_REG_NUM 14
  3292. #define RF_REG_NUM 3
  3293. static void _rtl8821ae_iqk_backup_macbb(struct ieee80211_hw *hw,
  3294. u32 *macbb_backup,
  3295. u32 *backup_macbb_reg, u32 mac_bb_num)
  3296. {
  3297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3298. u32 i;
  3299. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3300. /*save MACBB default value*/
  3301. for (i = 0; i < mac_bb_num; i++)
  3302. macbb_backup[i] = rtl_read_dword(rtlpriv, backup_macbb_reg[i]);
  3303. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupMacBB Success!!!!\n");
  3304. }
  3305. static void _rtl8821ae_iqk_backup_afe(struct ieee80211_hw *hw, u32 *afe_backup,
  3306. u32 *backup_afe_REG, u32 afe_num)
  3307. {
  3308. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3309. u32 i;
  3310. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3311. /*Save AFE Parameters */
  3312. for (i = 0; i < afe_num; i++)
  3313. afe_backup[i] = rtl_read_dword(rtlpriv, backup_afe_REG[i]);
  3314. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupAFE Success!!!!\n");
  3315. }
  3316. static void _rtl8821ae_iqk_backup_rf(struct ieee80211_hw *hw, u32 *rfa_backup,
  3317. u32 *rfb_backup, u32 *backup_rf_reg,
  3318. u32 rf_num)
  3319. {
  3320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3321. u32 i;
  3322. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3323. /*Save RF Parameters*/
  3324. for (i = 0; i < rf_num; i++) {
  3325. rfa_backup[i] = rtl_get_rfreg(hw, RF90_PATH_A, backup_rf_reg[i],
  3326. BMASKDWORD);
  3327. rfb_backup[i] = rtl_get_rfreg(hw, RF90_PATH_B, backup_rf_reg[i],
  3328. BMASKDWORD);
  3329. }
  3330. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupRF Success!!!!\n");
  3331. }
  3332. static void _rtl8821ae_iqk_configure_mac(
  3333. struct ieee80211_hw *hw
  3334. )
  3335. {
  3336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3337. /* ========MAC register setting========*/
  3338. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3339. rtl_write_byte(rtlpriv, 0x522, 0x3f);
  3340. rtl_set_bbreg(hw, 0x550, BIT(11) | BIT(3), 0x0);
  3341. rtl_write_byte(rtlpriv, 0x808, 0x00); /*RX ante off*/
  3342. rtl_set_bbreg(hw, 0x838, 0xf, 0xc); /*CCA off*/
  3343. }
  3344. static void _rtl8821ae_iqk_tx_fill_iqc(struct ieee80211_hw *hw,
  3345. enum radio_path path, u32 tx_x, u32 tx_y)
  3346. {
  3347. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3348. switch (path) {
  3349. case RF90_PATH_A:
  3350. /* [31] = 1 --> Page C1 */
  3351. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1);
  3352. rtl_write_dword(rtlpriv, 0xc90, 0x00000080);
  3353. rtl_write_dword(rtlpriv, 0xcc4, 0x20040000);
  3354. rtl_write_dword(rtlpriv, 0xcc8, 0x20000000);
  3355. rtl_set_bbreg(hw, 0xccc, 0x000007ff, tx_y);
  3356. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, tx_x);
  3357. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3358. "TX_X = %x;;TX_Y = %x =====> fill to IQC\n",
  3359. tx_x, tx_y);
  3360. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3361. "0xcd4 = %x;;0xccc = %x ====>fill to IQC\n",
  3362. rtl_get_bbreg(hw, 0xcd4, 0x000007ff),
  3363. rtl_get_bbreg(hw, 0xccc, 0x000007ff));
  3364. break;
  3365. default:
  3366. break;
  3367. }
  3368. }
  3369. static void _rtl8821ae_iqk_rx_fill_iqc(struct ieee80211_hw *hw,
  3370. enum radio_path path, u32 rx_x, u32 rx_y)
  3371. {
  3372. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3373. switch (path) {
  3374. case RF90_PATH_A:
  3375. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3376. rtl_set_bbreg(hw, 0xc10, 0x000003ff, rx_x>>1);
  3377. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, rx_y>>1);
  3378. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3379. "rx_x = %x;;rx_y = %x ====>fill to IQC\n",
  3380. rx_x>>1, rx_y>>1);
  3381. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3382. "0xc10 = %x ====>fill to IQC\n",
  3383. rtl_read_dword(rtlpriv, 0xc10));
  3384. break;
  3385. default:
  3386. break;
  3387. }
  3388. }
  3389. #define cal_num 10
  3390. static void _rtl8821ae_iqk_tx(struct ieee80211_hw *hw, enum radio_path path)
  3391. {
  3392. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3393. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3394. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3395. u32 tx_fail, rx_fail, delay_count, iqk_ready, cal_retry, cal = 0, temp_reg65;
  3396. int tx_x = 0, tx_y = 0, rx_x = 0, rx_y = 0, tx_average = 0, rx_average = 0;
  3397. int tx_x0[cal_num], tx_y0[cal_num], tx_x0_rxk[cal_num],
  3398. tx_y0_rxk[cal_num], rx_x0[cal_num], rx_y0[cal_num],
  3399. tx_dt[cal_num], rx_dt[cal_num];
  3400. bool tx0iqkok = false, rx0iqkok = false;
  3401. bool vdf_enable = false;
  3402. int i, k, vdf_y[3], vdf_x[3],
  3403. ii, dx = 0, dy = 0, tx_finish = 0, rx_finish = 0;
  3404. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3405. "BandWidth = %d.\n",
  3406. rtlphy->current_chan_bw);
  3407. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80)
  3408. vdf_enable = true;
  3409. while (cal < cal_num) {
  3410. switch (path) {
  3411. case RF90_PATH_A:
  3412. temp_reg65 = rtl_get_rfreg(hw, path, 0x65, 0xffffffff);
  3413. /* Path-A LOK */
  3414. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3415. /*========Path-A AFE all on========*/
  3416. /*Port 0 DAC/ADC on*/
  3417. rtl_write_dword(rtlpriv, 0xc60, 0x77777777);
  3418. rtl_write_dword(rtlpriv, 0xc64, 0x77777777);
  3419. rtl_write_dword(rtlpriv, 0xc68, 0x19791979);
  3420. rtl_write_dword(rtlpriv, 0xc6c, 0x19791979);
  3421. rtl_write_dword(rtlpriv, 0xc70, 0x19791979);
  3422. rtl_write_dword(rtlpriv, 0xc74, 0x19791979);
  3423. rtl_write_dword(rtlpriv, 0xc78, 0x19791979);
  3424. rtl_write_dword(rtlpriv, 0xc7c, 0x19791979);
  3425. rtl_write_dword(rtlpriv, 0xc80, 0x19791979);
  3426. rtl_write_dword(rtlpriv, 0xc84, 0x19791979);
  3427. rtl_set_bbreg(hw, 0xc00, 0xf, 0x4); /*hardware 3-wire off*/
  3428. /* LOK Setting */
  3429. /* ====== LOK ====== */
  3430. /*DAC/ADC sampling rate (160 MHz)*/
  3431. rtl_set_bbreg(hw, 0xc5c, BIT(26) | BIT(25) | BIT(24), 0x7);
  3432. /* 2. LoK RF Setting (at BW = 20M) */
  3433. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80002);
  3434. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x3); /* BW 20M */
  3435. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x20000);
  3436. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0003f);
  3437. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xf3fc3);
  3438. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d5);
  3439. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3440. rtl_set_bbreg(hw, 0xcb8, 0xf, 0xd);
  3441. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3442. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3443. rtl_set_bbreg(hw, 0xc94, BIT(0), 0x1);
  3444. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3445. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3446. rtl_write_dword(rtlpriv, 0x984, 0x00462910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3447. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3448. rtl_write_dword(rtlpriv, 0xc88, 0x821403f4);
  3449. if (rtlhal->current_bandtype)
  3450. rtl_write_dword(rtlpriv, 0xc8c, 0x68163e96);
  3451. else
  3452. rtl_write_dword(rtlpriv, 0xc8c, 0x28163e96);
  3453. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3454. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3455. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3456. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3457. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3458. mdelay(10); /* Delay 10ms */
  3459. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3460. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3461. rtl_set_rfreg(hw, path, 0x58, 0x7fe00, rtl_get_rfreg(hw, path, 0x8, 0xffc00)); /* Load LOK */
  3462. switch (rtlphy->current_chan_bw) {
  3463. case 1:
  3464. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x1);
  3465. break;
  3466. case 2:
  3467. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x0);
  3468. break;
  3469. default:
  3470. break;
  3471. }
  3472. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3473. /* 3. TX RF Setting */
  3474. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3475. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3476. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x20000);
  3477. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0003f);
  3478. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xf3fc3);
  3479. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d5);
  3480. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3481. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3482. /* ODM_SetBBReg(pDM_Odm, 0xcb8, 0xf, 0xd); */
  3483. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3484. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3485. rtl_set_bbreg(hw, 0xc94, BIT(0), 0x1);
  3486. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3487. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3488. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3489. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3490. rtl_write_dword(rtlpriv, 0xc88, 0x821403f1);
  3491. if (rtlhal->current_bandtype)
  3492. rtl_write_dword(rtlpriv, 0xc8c, 0x40163e96);
  3493. else
  3494. rtl_write_dword(rtlpriv, 0xc8c, 0x00163e96);
  3495. if (vdf_enable == 1) {
  3496. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "VDF_enable\n");
  3497. for (k = 0; k <= 2; k++) {
  3498. switch (k) {
  3499. case 0:
  3500. rtl_write_dword(rtlpriv, 0xc80, 0x18008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3501. rtl_write_dword(rtlpriv, 0xc84, 0x38008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3502. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0);
  3503. break;
  3504. case 1:
  3505. rtl_set_bbreg(hw, 0xc80, BIT(28), 0x0);
  3506. rtl_set_bbreg(hw, 0xc84, BIT(28), 0x0);
  3507. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0);
  3508. break;
  3509. case 2:
  3510. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3511. "vdf_y[1] = %x;;;vdf_y[0] = %x\n", vdf_y[1]>>21 & 0x00007ff, vdf_y[0]>>21 & 0x00007ff);
  3512. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3513. "vdf_x[1] = %x;;;vdf_x[0] = %x\n", vdf_x[1]>>21 & 0x00007ff, vdf_x[0]>>21 & 0x00007ff);
  3514. tx_dt[cal] = (vdf_y[1]>>20)-(vdf_y[0]>>20);
  3515. tx_dt[cal] = ((16*tx_dt[cal])*10000/15708);
  3516. tx_dt[cal] = (tx_dt[cal] >> 1)+(tx_dt[cal] & BIT(0));
  3517. rtl_write_dword(rtlpriv, 0xc80, 0x18008c20);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3518. rtl_write_dword(rtlpriv, 0xc84, 0x38008c20);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3519. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x1);
  3520. rtl_set_bbreg(hw, 0xce8, 0x3fff0000, tx_dt[cal] & 0x00003fff);
  3521. break;
  3522. default:
  3523. break;
  3524. }
  3525. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3526. cal_retry = 0;
  3527. while (1) {
  3528. /* one shot */
  3529. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3530. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3531. mdelay(10); /* Delay 10ms */
  3532. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3533. delay_count = 0;
  3534. while (1) {
  3535. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3536. if ((~iqk_ready) || (delay_count > 20))
  3537. break;
  3538. else{
  3539. mdelay(1);
  3540. delay_count++;
  3541. }
  3542. }
  3543. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3544. /* ============TXIQK Check============== */
  3545. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3546. if (~tx_fail) {
  3547. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3548. vdf_x[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3549. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3550. vdf_y[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3551. tx0iqkok = true;
  3552. break;
  3553. } else {
  3554. rtl_set_bbreg(hw, 0xccc, 0x000007ff, 0x0);
  3555. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, 0x200);
  3556. tx0iqkok = false;
  3557. cal_retry++;
  3558. if (cal_retry == 10)
  3559. break;
  3560. }
  3561. } else {
  3562. tx0iqkok = false;
  3563. cal_retry++;
  3564. if (cal_retry == 10)
  3565. break;
  3566. }
  3567. }
  3568. }
  3569. if (k == 3) {
  3570. tx_x0[cal] = vdf_x[k-1];
  3571. tx_y0[cal] = vdf_y[k-1];
  3572. }
  3573. } else {
  3574. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3575. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3576. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3577. cal_retry = 0;
  3578. while (1) {
  3579. /* one shot */
  3580. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3581. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3582. mdelay(10); /* Delay 10ms */
  3583. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3584. delay_count = 0;
  3585. while (1) {
  3586. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3587. if ((~iqk_ready) || (delay_count > 20))
  3588. break;
  3589. else{
  3590. mdelay(1);
  3591. delay_count++;
  3592. }
  3593. }
  3594. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3595. /* ============TXIQK Check============== */
  3596. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3597. if (~tx_fail) {
  3598. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3599. tx_x0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3600. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3601. tx_y0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3602. tx0iqkok = true;
  3603. break;
  3604. } else {
  3605. rtl_set_bbreg(hw, 0xccc, 0x000007ff, 0x0);
  3606. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, 0x200);
  3607. tx0iqkok = false;
  3608. cal_retry++;
  3609. if (cal_retry == 10)
  3610. break;
  3611. }
  3612. } else {
  3613. tx0iqkok = false;
  3614. cal_retry++;
  3615. if (cal_retry == 10)
  3616. break;
  3617. }
  3618. }
  3619. }
  3620. if (tx0iqkok == false)
  3621. break; /* TXK fail, Don't do RXK */
  3622. if (vdf_enable == 1) {
  3623. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0); /* TX VDF Disable */
  3624. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RXVDF Start\n");
  3625. for (k = 0; k <= 2; k++) {
  3626. /* ====== RX mode TXK (RXK Step 1) ====== */
  3627. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3628. /* 1. TX RF Setting */
  3629. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3630. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3631. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x00029);
  3632. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xd7ffb);
  3633. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3634. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3635. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3636. rtl_set_bbreg(hw, 0xcb8, 0xf, 0xd);
  3637. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3638. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3639. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3640. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3641. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3642. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3643. switch (k) {
  3644. case 0:
  3645. {
  3646. rtl_write_dword(rtlpriv, 0xc80, 0x18008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3647. rtl_write_dword(rtlpriv, 0xc84, 0x38008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3648. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x0);
  3649. }
  3650. break;
  3651. case 1:
  3652. {
  3653. rtl_write_dword(rtlpriv, 0xc80, 0x08008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3654. rtl_write_dword(rtlpriv, 0xc84, 0x28008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3655. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x0);
  3656. }
  3657. break;
  3658. case 2:
  3659. {
  3660. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3661. "VDF_Y[1] = %x;;;VDF_Y[0] = %x\n",
  3662. vdf_y[1]>>21 & 0x00007ff, vdf_y[0]>>21 & 0x00007ff);
  3663. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3664. "VDF_X[1] = %x;;;VDF_X[0] = %x\n",
  3665. vdf_x[1]>>21 & 0x00007ff, vdf_x[0]>>21 & 0x00007ff);
  3666. rx_dt[cal] = (vdf_y[1]>>20)-(vdf_y[0]>>20);
  3667. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "Rx_dt = %d\n", rx_dt[cal]);
  3668. rx_dt[cal] = ((16*rx_dt[cal])*10000/13823);
  3669. rx_dt[cal] = (rx_dt[cal] >> 1)+(rx_dt[cal] & BIT(0));
  3670. rtl_write_dword(rtlpriv, 0xc80, 0x18008c20);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3671. rtl_write_dword(rtlpriv, 0xc84, 0x38008c20);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3672. rtl_set_bbreg(hw, 0xce8, 0x00003fff, rx_dt[cal] & 0x00003fff);
  3673. }
  3674. break;
  3675. default:
  3676. break;
  3677. }
  3678. rtl_write_dword(rtlpriv, 0xc88, 0x821603e0);
  3679. rtl_write_dword(rtlpriv, 0xc8c, 0x68163e96);
  3680. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3681. cal_retry = 0;
  3682. while (1) {
  3683. /* one shot */
  3684. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3685. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3686. mdelay(10); /* Delay 10ms */
  3687. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3688. delay_count = 0;
  3689. while (1) {
  3690. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3691. if ((~iqk_ready) || (delay_count > 20))
  3692. break;
  3693. else{
  3694. mdelay(1);
  3695. delay_count++;
  3696. }
  3697. }
  3698. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3699. /* ============TXIQK Check============== */
  3700. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3701. if (~tx_fail) {
  3702. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3703. tx_x0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3704. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3705. tx_y0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3706. tx0iqkok = true;
  3707. break;
  3708. } else{
  3709. tx0iqkok = false;
  3710. cal_retry++;
  3711. if (cal_retry == 10)
  3712. break;
  3713. }
  3714. } else {
  3715. tx0iqkok = false;
  3716. cal_retry++;
  3717. if (cal_retry == 10)
  3718. break;
  3719. }
  3720. }
  3721. if (tx0iqkok == false) { /* If RX mode TXK fail, then take TXK Result */
  3722. tx_x0_rxk[cal] = tx_x0[cal];
  3723. tx_y0_rxk[cal] = tx_y0[cal];
  3724. tx0iqkok = true;
  3725. RT_TRACE(rtlpriv,
  3726. COMP_IQK,
  3727. DBG_LOUD,
  3728. "RXK Step 1 fail\n");
  3729. }
  3730. /* ====== RX IQK ====== */
  3731. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3732. /* 1. RX RF Setting */
  3733. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3734. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3735. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0002f);
  3736. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xfffbb);
  3737. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x88001);
  3738. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d8);
  3739. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3740. rtl_set_bbreg(hw, 0x978, 0x03FF8000, (tx_x0_rxk[cal])>>21&0x000007ff);
  3741. rtl_set_bbreg(hw, 0x978, 0x000007FF, (tx_y0_rxk[cal])>>21&0x000007ff);
  3742. rtl_set_bbreg(hw, 0x978, BIT(31), 0x1);
  3743. rtl_set_bbreg(hw, 0x97c, BIT(31), 0x0);
  3744. rtl_set_bbreg(hw, 0xcb8, 0xF, 0xe);
  3745. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3746. rtl_write_dword(rtlpriv, 0x984, 0x0046a911);
  3747. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3748. rtl_set_bbreg(hw, 0xc80, BIT(29), 0x1);
  3749. rtl_set_bbreg(hw, 0xc84, BIT(29), 0x0);
  3750. rtl_write_dword(rtlpriv, 0xc88, 0x02140119);
  3751. rtl_write_dword(rtlpriv, 0xc8c, 0x28160d00); /* pDM_Odm->SupportInterface == 1 */
  3752. if (k == 2)
  3753. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x1); /* RX VDF Enable */
  3754. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3755. cal_retry = 0;
  3756. while (1) {
  3757. /* one shot */
  3758. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3759. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3760. mdelay(10); /* Delay 10ms */
  3761. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3762. delay_count = 0;
  3763. while (1) {
  3764. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3765. if ((~iqk_ready) || (delay_count > 20))
  3766. break;
  3767. else{
  3768. mdelay(1);
  3769. delay_count++;
  3770. }
  3771. }
  3772. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3773. /* ============RXIQK Check============== */
  3774. rx_fail = rtl_get_bbreg(hw, 0xd00, BIT(11));
  3775. if (rx_fail == 0) {
  3776. rtl_write_dword(rtlpriv, 0xcb8, 0x06000000);
  3777. vdf_x[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3778. rtl_write_dword(rtlpriv, 0xcb8, 0x08000000);
  3779. vdf_y[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3780. rx0iqkok = true;
  3781. break;
  3782. } else {
  3783. rtl_set_bbreg(hw, 0xc10, 0x000003ff, 0x200>>1);
  3784. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, 0x0>>1);
  3785. rx0iqkok = false;
  3786. cal_retry++;
  3787. if (cal_retry == 10)
  3788. break;
  3789. }
  3790. } else{
  3791. rx0iqkok = false;
  3792. cal_retry++;
  3793. if (cal_retry == 10)
  3794. break;
  3795. }
  3796. }
  3797. }
  3798. if (k == 3) {
  3799. rx_x0[cal] = vdf_x[k-1];
  3800. rx_y0[cal] = vdf_y[k-1];
  3801. }
  3802. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x1); /* TX VDF Enable */
  3803. }
  3804. else{
  3805. /* ====== RX mode TXK (RXK Step 1) ====== */
  3806. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3807. /* 1. TX RF Setting */
  3808. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3809. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3810. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x00029);
  3811. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xd7ffb);
  3812. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3813. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3814. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3815. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3816. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3817. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3818. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3819. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3820. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3821. rtl_write_dword(rtlpriv, 0xc88, 0x821603e0);
  3822. /* ODM_Write4Byte(pDM_Odm, 0xc8c, 0x68163e96); */
  3823. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3824. cal_retry = 0;
  3825. while (1) {
  3826. /* one shot */
  3827. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3828. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3829. mdelay(10); /* Delay 10ms */
  3830. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3831. delay_count = 0;
  3832. while (1) {
  3833. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3834. if ((~iqk_ready) || (delay_count > 20))
  3835. break;
  3836. else{
  3837. mdelay(1);
  3838. delay_count++;
  3839. }
  3840. }
  3841. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3842. /* ============TXIQK Check============== */
  3843. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3844. if (~tx_fail) {
  3845. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3846. tx_x0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3847. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3848. tx_y0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3849. tx0iqkok = true;
  3850. break;
  3851. } else {
  3852. tx0iqkok = false;
  3853. cal_retry++;
  3854. if (cal_retry == 10)
  3855. break;
  3856. }
  3857. } else{
  3858. tx0iqkok = false;
  3859. cal_retry++;
  3860. if (cal_retry == 10)
  3861. break;
  3862. }
  3863. }
  3864. if (tx0iqkok == false) { /* If RX mode TXK fail, then take TXK Result */
  3865. tx_x0_rxk[cal] = tx_x0[cal];
  3866. tx_y0_rxk[cal] = tx_y0[cal];
  3867. tx0iqkok = true;
  3868. RT_TRACE(rtlpriv, COMP_IQK,
  3869. DBG_LOUD, "1");
  3870. }
  3871. /* ====== RX IQK ====== */
  3872. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3873. /* 1. RX RF Setting */
  3874. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3875. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3876. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0002f);
  3877. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xfffbb);
  3878. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x88001);
  3879. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d8);
  3880. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3881. rtl_set_bbreg(hw, 0x978, 0x03FF8000, (tx_x0_rxk[cal])>>21&0x000007ff);
  3882. rtl_set_bbreg(hw, 0x978, 0x000007FF, (tx_y0_rxk[cal])>>21&0x000007ff);
  3883. rtl_set_bbreg(hw, 0x978, BIT(31), 0x1);
  3884. rtl_set_bbreg(hw, 0x97c, BIT(31), 0x0);
  3885. /* ODM_SetBBReg(pDM_Odm, 0xcb8, 0xF, 0xe); */
  3886. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3887. rtl_write_dword(rtlpriv, 0x984, 0x0046a911);
  3888. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3889. rtl_write_dword(rtlpriv, 0xc80, 0x38008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3890. rtl_write_dword(rtlpriv, 0xc84, 0x18008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3891. rtl_write_dword(rtlpriv, 0xc88, 0x02140119);
  3892. rtl_write_dword(rtlpriv, 0xc8c, 0x28160d00); /*pDM_Odm->SupportInterface == 1*/
  3893. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3894. cal_retry = 0;
  3895. while (1) {
  3896. /* one shot */
  3897. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3898. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3899. mdelay(10); /* Delay 10ms */
  3900. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3901. delay_count = 0;
  3902. while (1) {
  3903. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3904. if ((~iqk_ready) || (delay_count > 20))
  3905. break;
  3906. else{
  3907. mdelay(1);
  3908. delay_count++;
  3909. }
  3910. }
  3911. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3912. /* ============RXIQK Check============== */
  3913. rx_fail = rtl_get_bbreg(hw, 0xd00, BIT(11));
  3914. if (rx_fail == 0) {
  3915. rtl_write_dword(rtlpriv, 0xcb8, 0x06000000);
  3916. rx_x0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3917. rtl_write_dword(rtlpriv, 0xcb8, 0x08000000);
  3918. rx_y0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3919. rx0iqkok = true;
  3920. break;
  3921. } else{
  3922. rtl_set_bbreg(hw, 0xc10, 0x000003ff, 0x200>>1);
  3923. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, 0x0>>1);
  3924. rx0iqkok = false;
  3925. cal_retry++;
  3926. if (cal_retry == 10)
  3927. break;
  3928. }
  3929. } else{
  3930. rx0iqkok = false;
  3931. cal_retry++;
  3932. if (cal_retry == 10)
  3933. break;
  3934. }
  3935. }
  3936. }
  3937. if (tx0iqkok)
  3938. tx_average++;
  3939. if (rx0iqkok)
  3940. rx_average++;
  3941. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3942. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3943. break;
  3944. default:
  3945. break;
  3946. }
  3947. cal++;
  3948. }
  3949. /* FillIQK Result */
  3950. switch (path) {
  3951. case RF90_PATH_A:
  3952. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3953. "========Path_A =======\n");
  3954. if (tx_average == 0)
  3955. break;
  3956. for (i = 0; i < tx_average; i++) {
  3957. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3958. "TX_X0_RXK[%d] = %x ;; TX_Y0_RXK[%d] = %x\n", i,
  3959. (tx_x0_rxk[i])>>21&0x000007ff, i,
  3960. (tx_y0_rxk[i])>>21&0x000007ff);
  3961. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3962. "TX_X0[%d] = %x ;; TX_Y0[%d] = %x\n", i,
  3963. (tx_x0[i])>>21&0x000007ff, i,
  3964. (tx_y0[i])>>21&0x000007ff);
  3965. }
  3966. for (i = 0; i < tx_average; i++) {
  3967. for (ii = i+1; ii < tx_average; ii++) {
  3968. dx = (tx_x0[i]>>21) - (tx_x0[ii]>>21);
  3969. if (dx < 3 && dx > -3) {
  3970. dy = (tx_y0[i]>>21) - (tx_y0[ii]>>21);
  3971. if (dy < 3 && dy > -3) {
  3972. tx_x = ((tx_x0[i]>>21) + (tx_x0[ii]>>21))/2;
  3973. tx_y = ((tx_y0[i]>>21) + (tx_y0[ii]>>21))/2;
  3974. tx_finish = 1;
  3975. break;
  3976. }
  3977. }
  3978. }
  3979. if (tx_finish == 1)
  3980. break;
  3981. }
  3982. if (tx_finish == 1)
  3983. _rtl8821ae_iqk_tx_fill_iqc(hw, path, tx_x, tx_y); /* ? */
  3984. else
  3985. _rtl8821ae_iqk_tx_fill_iqc(hw, path, 0x200, 0x0);
  3986. if (rx_average == 0)
  3987. break;
  3988. for (i = 0; i < rx_average; i++)
  3989. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3990. "RX_X0[%d] = %x ;; RX_Y0[%d] = %x\n", i,
  3991. (rx_x0[i])>>21&0x000007ff, i,
  3992. (rx_y0[i])>>21&0x000007ff);
  3993. for (i = 0; i < rx_average; i++) {
  3994. for (ii = i+1; ii < rx_average; ii++) {
  3995. dx = (rx_x0[i]>>21) - (rx_x0[ii]>>21);
  3996. if (dx < 4 && dx > -4) {
  3997. dy = (rx_y0[i]>>21) - (rx_y0[ii]>>21);
  3998. if (dy < 4 && dy > -4) {
  3999. rx_x = ((rx_x0[i]>>21) + (rx_x0[ii]>>21))/2;
  4000. rx_y = ((rx_y0[i]>>21) + (rx_y0[ii]>>21))/2;
  4001. rx_finish = 1;
  4002. break;
  4003. }
  4004. }
  4005. }
  4006. if (rx_finish == 1)
  4007. break;
  4008. }
  4009. if (rx_finish == 1)
  4010. _rtl8821ae_iqk_rx_fill_iqc(hw, path, rx_x, rx_y);
  4011. else
  4012. _rtl8821ae_iqk_rx_fill_iqc(hw, path, 0x200, 0x0);
  4013. break;
  4014. default:
  4015. break;
  4016. }
  4017. }
  4018. static void _rtl8821ae_iqk_restore_rf(struct ieee80211_hw *hw,
  4019. enum radio_path path,
  4020. u32 *backup_rf_reg,
  4021. u32 *rf_backup, u32 rf_reg_num)
  4022. {
  4023. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4024. u32 i;
  4025. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4026. for (i = 0; i < RF_REG_NUM; i++)
  4027. rtl_set_rfreg(hw, path, backup_rf_reg[i], RFREG_OFFSET_MASK,
  4028. rf_backup[i]);
  4029. switch (path) {
  4030. case RF90_PATH_A:
  4031. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  4032. "RestoreRF Path A Success!!!!\n");
  4033. break;
  4034. default:
  4035. break;
  4036. }
  4037. }
  4038. static void _rtl8821ae_iqk_restore_afe(struct ieee80211_hw *hw,
  4039. u32 *afe_backup, u32 *backup_afe_reg,
  4040. u32 afe_num)
  4041. {
  4042. u32 i;
  4043. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4044. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4045. /* Reload AFE Parameters */
  4046. for (i = 0; i < afe_num; i++)
  4047. rtl_write_dword(rtlpriv, backup_afe_reg[i], afe_backup[i]);
  4048. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  4049. rtl_write_dword(rtlpriv, 0xc80, 0x0);
  4050. rtl_write_dword(rtlpriv, 0xc84, 0x0);
  4051. rtl_write_dword(rtlpriv, 0xc88, 0x0);
  4052. rtl_write_dword(rtlpriv, 0xc8c, 0x3c000000);
  4053. rtl_write_dword(rtlpriv, 0xc90, 0x00000080);
  4054. rtl_write_dword(rtlpriv, 0xc94, 0x00000000);
  4055. rtl_write_dword(rtlpriv, 0xcc4, 0x20040000);
  4056. rtl_write_dword(rtlpriv, 0xcc8, 0x20000000);
  4057. rtl_write_dword(rtlpriv, 0xcb8, 0x0);
  4058. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RestoreAFE Success!!!!\n");
  4059. }
  4060. static void _rtl8821ae_iqk_restore_macbb(struct ieee80211_hw *hw,
  4061. u32 *macbb_backup,
  4062. u32 *backup_macbb_reg,
  4063. u32 macbb_num)
  4064. {
  4065. u32 i;
  4066. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4067. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4068. /* Reload MacBB Parameters */
  4069. for (i = 0; i < macbb_num; i++)
  4070. rtl_write_dword(rtlpriv, backup_macbb_reg[i], macbb_backup[i]);
  4071. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RestoreMacBB Success!!!!\n");
  4072. }
  4073. #undef MACBB_REG_NUM
  4074. #undef AFE_REG_NUM
  4075. #undef RF_REG_NUM
  4076. #define MACBB_REG_NUM 11
  4077. #define AFE_REG_NUM 12
  4078. #define RF_REG_NUM 3
  4079. static void _rtl8821ae_phy_iq_calibrate(struct ieee80211_hw *hw)
  4080. {
  4081. u32 macbb_backup[MACBB_REG_NUM];
  4082. u32 afe_backup[AFE_REG_NUM];
  4083. u32 rfa_backup[RF_REG_NUM];
  4084. u32 rfb_backup[RF_REG_NUM];
  4085. u32 backup_macbb_reg[MACBB_REG_NUM] = {
  4086. 0xb00, 0x520, 0x550, 0x808, 0x90c, 0xc00, 0xc50,
  4087. 0xe00, 0xe50, 0x838, 0x82c
  4088. };
  4089. u32 backup_afe_reg[AFE_REG_NUM] = {
  4090. 0xc5c, 0xc60, 0xc64, 0xc68, 0xc6c, 0xc70, 0xc74,
  4091. 0xc78, 0xc7c, 0xc80, 0xc84, 0xcb8
  4092. };
  4093. u32 backup_rf_reg[RF_REG_NUM] = {0x65, 0x8f, 0x0};
  4094. _rtl8821ae_iqk_backup_macbb(hw, macbb_backup, backup_macbb_reg,
  4095. MACBB_REG_NUM);
  4096. _rtl8821ae_iqk_backup_afe(hw, afe_backup, backup_afe_reg, AFE_REG_NUM);
  4097. _rtl8821ae_iqk_backup_rf(hw, rfa_backup, rfb_backup, backup_rf_reg,
  4098. RF_REG_NUM);
  4099. _rtl8821ae_iqk_configure_mac(hw);
  4100. _rtl8821ae_iqk_tx(hw, RF90_PATH_A);
  4101. _rtl8821ae_iqk_restore_rf(hw, RF90_PATH_A, backup_rf_reg, rfa_backup,
  4102. RF_REG_NUM);
  4103. _rtl8821ae_iqk_restore_afe(hw, afe_backup, backup_afe_reg, AFE_REG_NUM);
  4104. _rtl8821ae_iqk_restore_macbb(hw, macbb_backup, backup_macbb_reg,
  4105. MACBB_REG_NUM);
  4106. }
  4107. static void _rtl8821ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool main)
  4108. {
  4109. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4110. /* struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); */
  4111. /* struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); */
  4112. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  4113. if (main)
  4114. rtl_set_bbreg(hw, RA_RFE_PINMUX + 4, BIT(29) | BIT(28), 0x1);
  4115. else
  4116. rtl_set_bbreg(hw, RA_RFE_PINMUX + 4, BIT(29) | BIT(28), 0x2);
  4117. }
  4118. #undef IQK_ADDA_REG_NUM
  4119. #undef IQK_DELAY_TIME
  4120. void rtl8812ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  4121. {
  4122. }
  4123. void rtl8812ae_do_iqk(struct ieee80211_hw *hw, u8 delta_thermal_index,
  4124. u8 thermal_value, u8 threshold)
  4125. {
  4126. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  4127. rtldm->thermalvalue_iqk = thermal_value;
  4128. rtl8812ae_phy_iq_calibrate(hw, false);
  4129. }
  4130. void rtl8821ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  4131. {
  4132. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4133. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4134. if (!rtlphy->lck_inprogress) {
  4135. spin_lock(&rtlpriv->locks.iqk_lock);
  4136. rtlphy->lck_inprogress = true;
  4137. spin_unlock(&rtlpriv->locks.iqk_lock);
  4138. _rtl8821ae_phy_iq_calibrate(hw);
  4139. spin_lock(&rtlpriv->locks.iqk_lock);
  4140. rtlphy->lck_inprogress = false;
  4141. spin_unlock(&rtlpriv->locks.iqk_lock);
  4142. }
  4143. }
  4144. void rtl8821ae_reset_iqk_result(struct ieee80211_hw *hw)
  4145. {
  4146. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4147. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4148. u8 i;
  4149. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  4150. "rtl8812ae_dm_reset_iqk_result:: settings regs %d default regs %d\n",
  4151. (int)(sizeof(rtlphy->iqk_matrix) /
  4152. sizeof(struct iqk_matrix_regs)),
  4153. IQK_MATRIX_SETTINGS_NUM);
  4154. for (i = 0; i < IQK_MATRIX_SETTINGS_NUM; i++) {
  4155. rtlphy->iqk_matrix[i].value[0][0] = 0x100;
  4156. rtlphy->iqk_matrix[i].value[0][2] = 0x100;
  4157. rtlphy->iqk_matrix[i].value[0][4] = 0x100;
  4158. rtlphy->iqk_matrix[i].value[0][6] = 0x100;
  4159. rtlphy->iqk_matrix[i].value[0][1] = 0x0;
  4160. rtlphy->iqk_matrix[i].value[0][3] = 0x0;
  4161. rtlphy->iqk_matrix[i].value[0][5] = 0x0;
  4162. rtlphy->iqk_matrix[i].value[0][7] = 0x0;
  4163. rtlphy->iqk_matrix[i].iqk_done = false;
  4164. }
  4165. }
  4166. void rtl8821ae_do_iqk(struct ieee80211_hw *hw, u8 delta_thermal_index,
  4167. u8 thermal_value, u8 threshold)
  4168. {
  4169. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  4170. rtl8821ae_reset_iqk_result(hw);
  4171. rtldm->thermalvalue_iqk = thermal_value;
  4172. rtl8821ae_phy_iq_calibrate(hw, false);
  4173. }
  4174. void rtl8821ae_phy_lc_calibrate(struct ieee80211_hw *hw)
  4175. {
  4176. }
  4177. void rtl8821ae_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta)
  4178. {
  4179. }
  4180. void rtl8821ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  4181. {
  4182. _rtl8821ae_phy_set_rfpath_switch(hw, bmain);
  4183. }
  4184. bool rtl8821ae_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  4185. {
  4186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4187. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4188. bool postprocessing = false;
  4189. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4190. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  4191. iotype, rtlphy->set_io_inprogress);
  4192. do {
  4193. switch (iotype) {
  4194. case IO_CMD_RESUME_DM_BY_SCAN:
  4195. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4196. "[IO CMD] Resume DM after scan.\n");
  4197. postprocessing = true;
  4198. break;
  4199. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  4200. case IO_CMD_PAUSE_BAND1_DM_BY_SCAN:
  4201. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4202. "[IO CMD] Pause DM before scan.\n");
  4203. postprocessing = true;
  4204. break;
  4205. default:
  4206. pr_err("switch case %#x not processed\n",
  4207. iotype);
  4208. break;
  4209. }
  4210. } while (false);
  4211. if (postprocessing && !rtlphy->set_io_inprogress) {
  4212. rtlphy->set_io_inprogress = true;
  4213. rtlphy->current_io_type = iotype;
  4214. } else {
  4215. return false;
  4216. }
  4217. rtl8821ae_phy_set_io(hw);
  4218. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  4219. return true;
  4220. }
  4221. static void rtl8821ae_phy_set_io(struct ieee80211_hw *hw)
  4222. {
  4223. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4224. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  4225. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4226. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4227. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  4228. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  4229. switch (rtlphy->current_io_type) {
  4230. case IO_CMD_RESUME_DM_BY_SCAN:
  4231. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
  4232. _rtl8821ae_resume_tx_beacon(hw);
  4233. rtl8821ae_dm_write_dig(hw, rtlphy->initgain_backup.xaagccore1);
  4234. rtl8821ae_dm_write_cck_cca_thres(hw,
  4235. rtlphy->initgain_backup.cca);
  4236. break;
  4237. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  4238. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
  4239. _rtl8821ae_stop_tx_beacon(hw);
  4240. rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
  4241. rtl8821ae_dm_write_dig(hw, 0x17);
  4242. rtlphy->initgain_backup.cca = dm_digtable->cur_cck_cca_thres;
  4243. rtl8821ae_dm_write_cck_cca_thres(hw, 0x40);
  4244. break;
  4245. case IO_CMD_PAUSE_BAND1_DM_BY_SCAN:
  4246. break;
  4247. default:
  4248. pr_err("switch case %#x not processed\n",
  4249. rtlphy->current_io_type);
  4250. break;
  4251. }
  4252. rtlphy->set_io_inprogress = false;
  4253. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4254. "(%#x)\n", rtlphy->current_io_type);
  4255. }
  4256. static void rtl8821ae_phy_set_rf_on(struct ieee80211_hw *hw)
  4257. {
  4258. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4259. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  4260. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  4261. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  4262. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  4263. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  4264. }
  4265. static bool _rtl8821ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  4266. enum rf_pwrstate rfpwr_state)
  4267. {
  4268. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4269. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  4270. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  4271. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  4272. bool bresult = true;
  4273. u8 i, queue_id;
  4274. struct rtl8192_tx_ring *ring = NULL;
  4275. switch (rfpwr_state) {
  4276. case ERFON:
  4277. if ((ppsc->rfpwr_state == ERFOFF) &&
  4278. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  4279. bool rtstatus = false;
  4280. u32 initializecount = 0;
  4281. do {
  4282. initializecount++;
  4283. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4284. "IPS Set eRf nic enable\n");
  4285. rtstatus = rtl_ps_enable_nic(hw);
  4286. } while (!rtstatus && (initializecount < 10));
  4287. RT_CLEAR_PS_LEVEL(ppsc,
  4288. RT_RF_OFF_LEVL_HALT_NIC);
  4289. } else {
  4290. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4291. "Set ERFON sleeped:%d ms\n",
  4292. jiffies_to_msecs(jiffies -
  4293. ppsc->
  4294. last_sleep_jiffies));
  4295. ppsc->last_awake_jiffies = jiffies;
  4296. rtl8821ae_phy_set_rf_on(hw);
  4297. }
  4298. if (mac->link_state == MAC80211_LINKED) {
  4299. rtlpriv->cfg->ops->led_control(hw,
  4300. LED_CTL_LINK);
  4301. } else {
  4302. rtlpriv->cfg->ops->led_control(hw,
  4303. LED_CTL_NO_LINK);
  4304. }
  4305. break;
  4306. case ERFOFF:
  4307. for (queue_id = 0, i = 0;
  4308. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  4309. ring = &pcipriv->dev.tx_ring[queue_id];
  4310. if (queue_id == BEACON_QUEUE ||
  4311. skb_queue_len(&ring->queue) == 0) {
  4312. queue_id++;
  4313. continue;
  4314. } else {
  4315. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  4316. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  4317. (i + 1), queue_id,
  4318. skb_queue_len(&ring->queue));
  4319. udelay(10);
  4320. i++;
  4321. }
  4322. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  4323. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  4324. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  4325. MAX_DOZE_WAITING_TIMES_9x,
  4326. queue_id,
  4327. skb_queue_len(&ring->queue));
  4328. break;
  4329. }
  4330. }
  4331. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  4332. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4333. "IPS Set eRf nic disable\n");
  4334. rtl_ps_disable_nic(hw);
  4335. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  4336. } else {
  4337. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  4338. rtlpriv->cfg->ops->led_control(hw,
  4339. LED_CTL_NO_LINK);
  4340. } else {
  4341. rtlpriv->cfg->ops->led_control(hw,
  4342. LED_CTL_POWER_OFF);
  4343. }
  4344. }
  4345. break;
  4346. default:
  4347. pr_err("switch case %#x not processed\n",
  4348. rfpwr_state);
  4349. bresult = false;
  4350. break;
  4351. }
  4352. if (bresult)
  4353. ppsc->rfpwr_state = rfpwr_state;
  4354. return bresult;
  4355. }
  4356. bool rtl8821ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  4357. enum rf_pwrstate rfpwr_state)
  4358. {
  4359. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  4360. bool bresult = false;
  4361. if (rfpwr_state == ppsc->rfpwr_state)
  4362. return bresult;
  4363. bresult = _rtl8821ae_phy_set_rf_power_state(hw, rfpwr_state);
  4364. return bresult;
  4365. }