sw.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../core.h"
  27. #include "../pci.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "dm.h"
  32. #include "hw.h"
  33. #include "sw.h"
  34. #include "fw.h"
  35. #include "trx.h"
  36. #include "led.h"
  37. #include "table.h"
  38. #include "../btcoexist/rtl_btc.h"
  39. #include <linux/vmalloc.h>
  40. #include <linux/module.h>
  41. static void rtl92ee_init_aspm_vars(struct ieee80211_hw *hw)
  42. {
  43. struct rtl_priv *rtlpriv = rtl_priv(hw);
  44. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  45. /*close ASPM for AMD defaultly */
  46. rtlpci->const_amdpci_aspm = 0;
  47. /**
  48. * ASPM PS mode.
  49. * 0 - Disable ASPM,
  50. * 1 - Enable ASPM without Clock Req,
  51. * 2 - Enable ASPM with Clock Req,
  52. * 3 - Alwyas Enable ASPM with Clock Req,
  53. * 4 - Always Enable ASPM without Clock Req.
  54. * set defult to RTL8192CE:3 RTL8192E:2
  55. */
  56. rtlpci->const_pci_aspm = 3;
  57. /*Setting for PCI-E device */
  58. rtlpci->const_devicepci_aspm_setting = 0x03;
  59. /*Setting for PCI-E bridge */
  60. rtlpci->const_hostpci_aspm_setting = 0x02;
  61. /**
  62. * In Hw/Sw Radio Off situation.
  63. * 0 - Default,
  64. * 1 - From ASPM setting without low Mac Pwr,
  65. * 2 - From ASPM setting with low Mac Pwr,
  66. * 3 - Bus D3
  67. * set default to RTL8192CE:0 RTL8192SE:2
  68. */
  69. rtlpci->const_hwsw_rfoff_d3 = 0;
  70. /**
  71. * This setting works for those device with
  72. * backdoor ASPM setting such as EPHY setting.
  73. * 0 - Not support ASPM,
  74. * 1 - Support ASPM,
  75. * 2 - According to chipset.
  76. */
  77. rtlpci->const_support_pciaspm = rtlpriv->cfg->mod_params->aspm_support;
  78. }
  79. int rtl92ee_init_sw_vars(struct ieee80211_hw *hw)
  80. {
  81. struct rtl_priv *rtlpriv = rtl_priv(hw);
  82. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  83. int err = 0;
  84. char *fw_name;
  85. rtl92ee_bt_reg_init(hw);
  86. rtlpci->msi_support = rtlpriv->cfg->mod_params->msi_support;
  87. rtlpriv->btcoexist.btc_ops = rtl_btc_get_ops_pointer();
  88. rtlpriv->dm.dm_initialgain_enable = 1;
  89. rtlpriv->dm.dm_flag = 0;
  90. rtlpriv->dm.disable_framebursting = 0;
  91. rtlpci->transmit_config = CFENDFORM | BIT(15);
  92. /*just 2.4G band*/
  93. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  94. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  95. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  96. rtlpci->receive_config = (RCR_APPFCS |
  97. RCR_APP_MIC |
  98. RCR_APP_ICV |
  99. RCR_APP_PHYST_RXFF |
  100. RCR_HTC_LOC_CTRL |
  101. RCR_AMF |
  102. RCR_ACF |
  103. RCR_ACRC32 |
  104. RCR_AB |
  105. RCR_AM |
  106. RCR_APM |
  107. 0);
  108. rtlpci->irq_mask[0] = (u32)(IMR_PSTIMEOUT |
  109. IMR_C2HCMD |
  110. IMR_HIGHDOK |
  111. IMR_MGNTDOK |
  112. IMR_BKDOK |
  113. IMR_BEDOK |
  114. IMR_VIDOK |
  115. IMR_VODOK |
  116. IMR_RDU |
  117. IMR_ROK |
  118. 0);
  119. rtlpci->irq_mask[1] = (u32)(IMR_RXFOVW | 0);
  120. /* for LPS & IPS */
  121. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  122. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  123. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  124. rtlpci->msi_support = rtlpriv->cfg->mod_params->msi_support;
  125. if (rtlpriv->cfg->mod_params->disable_watchdog)
  126. pr_info("watchdog disabled\n");
  127. rtlpriv->psc.reg_fwctrl_lps = 3;
  128. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  129. /* for ASPM, you can close aspm through
  130. * set const_support_pciaspm = 0
  131. */
  132. rtl92ee_init_aspm_vars(hw);
  133. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  134. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  135. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  136. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  137. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  138. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  139. /* for early mode */
  140. rtlpriv->rtlhal.earlymode_enable = false;
  141. /*low power */
  142. rtlpriv->psc.low_power_enable = false;
  143. /* for firmware buf */
  144. rtlpriv->rtlhal.pfirmware = vzalloc(0x8000);
  145. if (!rtlpriv->rtlhal.pfirmware) {
  146. pr_err("Can't alloc buffer for fw\n");
  147. return 1;
  148. }
  149. /* request fw */
  150. fw_name = "rtlwifi/rtl8192eefw.bin";
  151. rtlpriv->max_fw_size = 0x8000;
  152. pr_info("Using firmware %s\n", fw_name);
  153. err = request_firmware_nowait(THIS_MODULE, 1, fw_name,
  154. rtlpriv->io.dev, GFP_KERNEL, hw,
  155. rtl_fw_cb);
  156. if (err) {
  157. pr_err("Failed to request firmware!\n");
  158. vfree(rtlpriv->rtlhal.pfirmware);
  159. rtlpriv->rtlhal.pfirmware = NULL;
  160. return 1;
  161. }
  162. return 0;
  163. }
  164. void rtl92ee_deinit_sw_vars(struct ieee80211_hw *hw)
  165. {
  166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  167. if (rtlpriv->rtlhal.pfirmware) {
  168. vfree(rtlpriv->rtlhal.pfirmware);
  169. rtlpriv->rtlhal.pfirmware = NULL;
  170. }
  171. }
  172. /* get bt coexist status */
  173. bool rtl92ee_get_btc_status(void)
  174. {
  175. return true;
  176. }
  177. static struct rtl_hal_ops rtl8192ee_hal_ops = {
  178. .init_sw_vars = rtl92ee_init_sw_vars,
  179. .deinit_sw_vars = rtl92ee_deinit_sw_vars,
  180. .read_eeprom_info = rtl92ee_read_eeprom_info,
  181. .interrupt_recognized = rtl92ee_interrupt_recognized,/*need check*/
  182. .hw_init = rtl92ee_hw_init,
  183. .hw_disable = rtl92ee_card_disable,
  184. .hw_suspend = rtl92ee_suspend,
  185. .hw_resume = rtl92ee_resume,
  186. .enable_interrupt = rtl92ee_enable_interrupt,
  187. .disable_interrupt = rtl92ee_disable_interrupt,
  188. .set_network_type = rtl92ee_set_network_type,
  189. .set_chk_bssid = rtl92ee_set_check_bssid,
  190. .set_qos = rtl92ee_set_qos,
  191. .set_bcn_reg = rtl92ee_set_beacon_related_registers,
  192. .set_bcn_intv = rtl92ee_set_beacon_interval,
  193. .update_interrupt_mask = rtl92ee_update_interrupt_mask,
  194. .get_hw_reg = rtl92ee_get_hw_reg,
  195. .set_hw_reg = rtl92ee_set_hw_reg,
  196. .update_rate_tbl = rtl92ee_update_hal_rate_tbl,
  197. .pre_fill_tx_bd_desc = rtl92ee_pre_fill_tx_bd_desc,
  198. .rx_desc_buff_remained_cnt = rtl92ee_rx_desc_buff_remained_cnt,
  199. .rx_check_dma_ok = rtl92ee_rx_check_dma_ok,
  200. .fill_tx_desc = rtl92ee_tx_fill_desc,
  201. .fill_tx_cmddesc = rtl92ee_tx_fill_cmddesc,
  202. .query_rx_desc = rtl92ee_rx_query_desc,
  203. .set_channel_access = rtl92ee_update_channel_access_setting,
  204. .radio_onoff_checking = rtl92ee_gpio_radio_on_off_checking,
  205. .set_bw_mode = rtl92ee_phy_set_bw_mode,
  206. .switch_channel = rtl92ee_phy_sw_chnl,
  207. .dm_watchdog = rtl92ee_dm_watchdog,
  208. .scan_operation_backup = rtl92ee_phy_scan_operation_backup,
  209. .set_rf_power_state = rtl92ee_phy_set_rf_power_state,
  210. .led_control = rtl92ee_led_control,
  211. .set_desc = rtl92ee_set_desc,
  212. .get_desc = rtl92ee_get_desc,
  213. .is_tx_desc_closed = rtl92ee_is_tx_desc_closed,
  214. .get_available_desc = rtl92ee_get_available_desc,
  215. .tx_polling = rtl92ee_tx_polling,
  216. .enable_hw_sec = rtl92ee_enable_hw_security_config,
  217. .set_key = rtl92ee_set_key,
  218. .init_sw_leds = rtl92ee_init_sw_leds,
  219. .get_bbreg = rtl92ee_phy_query_bb_reg,
  220. .set_bbreg = rtl92ee_phy_set_bb_reg,
  221. .get_rfreg = rtl92ee_phy_query_rf_reg,
  222. .set_rfreg = rtl92ee_phy_set_rf_reg,
  223. .fill_h2c_cmd = rtl92ee_fill_h2c_cmd,
  224. .get_btc_status = rtl92ee_get_btc_status,
  225. .c2h_ra_report_handler = rtl92ee_c2h_ra_report_handler,
  226. };
  227. static struct rtl_mod_params rtl92ee_mod_params = {
  228. .sw_crypto = false,
  229. .inactiveps = true,
  230. .swctrl_lps = false,
  231. .fwctrl_lps = true,
  232. .msi_support = true,
  233. .dma64 = false,
  234. .aspm_support = 1,
  235. .debug_level = 0,
  236. .debug_mask = 0,
  237. };
  238. static const struct rtl_hal_cfg rtl92ee_hal_cfg = {
  239. .bar_id = 2,
  240. .write_readback = true,
  241. .name = "rtl92ee_pci",
  242. .ops = &rtl8192ee_hal_ops,
  243. .mod_params = &rtl92ee_mod_params,
  244. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  245. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  246. .maps[SYS_CLK] = REG_SYS_CLKR,
  247. .maps[MAC_RCR_AM] = AM,
  248. .maps[MAC_RCR_AB] = AB,
  249. .maps[MAC_RCR_ACRC32] = ACRC32,
  250. .maps[MAC_RCR_ACF] = ACF,
  251. .maps[MAC_RCR_AAP] = AAP,
  252. .maps[MAC_HIMR] = REG_HIMR,
  253. .maps[MAC_HIMRE] = REG_HIMRE,
  254. .maps[EFUSE_ACCESS] = REG_EFUSE_ACCESS,
  255. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  256. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  257. .maps[EFUSE_CLK] = 0,
  258. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  259. .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
  260. .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
  261. .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
  262. .maps[EFUSE_ANA8M] = ANA8M,
  263. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
  264. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  265. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  266. .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
  267. .maps[RWCAM] = REG_CAMCMD,
  268. .maps[WCAMI] = REG_CAMWRITE,
  269. .maps[RCAMO] = REG_CAMREAD,
  270. .maps[CAMDBG] = REG_CAMDBG,
  271. .maps[SECR] = REG_SECCFG,
  272. .maps[SEC_CAM_NONE] = CAM_NONE,
  273. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  274. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  275. .maps[SEC_CAM_AES] = CAM_AES,
  276. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  277. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  278. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  279. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  280. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  281. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  282. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  283. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  284. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  285. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  286. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  287. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  288. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  289. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  290. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  291. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  292. .maps[RTL_IMR_BCNINT] = IMR_BCNDMAINT0,
  293. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  294. .maps[RTL_IMR_RDU] = IMR_RDU,
  295. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  296. .maps[RTL_IMR_BDOK] = IMR_BCNDOK0,
  297. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  298. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  299. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  300. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  301. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  302. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  303. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  304. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  305. .maps[RTL_IMR_ROK] = IMR_ROK,
  306. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNDMAINT0 | IMR_TBDOK | IMR_TBDER),
  307. .maps[RTL_RC_CCK_RATE1M] = DESC92C_RATE1M,
  308. .maps[RTL_RC_CCK_RATE2M] = DESC92C_RATE2M,
  309. .maps[RTL_RC_CCK_RATE5_5M] = DESC92C_RATE5_5M,
  310. .maps[RTL_RC_CCK_RATE11M] = DESC92C_RATE11M,
  311. .maps[RTL_RC_OFDM_RATE6M] = DESC92C_RATE6M,
  312. .maps[RTL_RC_OFDM_RATE9M] = DESC92C_RATE9M,
  313. .maps[RTL_RC_OFDM_RATE12M] = DESC92C_RATE12M,
  314. .maps[RTL_RC_OFDM_RATE18M] = DESC92C_RATE18M,
  315. .maps[RTL_RC_OFDM_RATE24M] = DESC92C_RATE24M,
  316. .maps[RTL_RC_OFDM_RATE36M] = DESC92C_RATE36M,
  317. .maps[RTL_RC_OFDM_RATE48M] = DESC92C_RATE48M,
  318. .maps[RTL_RC_OFDM_RATE54M] = DESC92C_RATE54M,
  319. .maps[RTL_RC_HT_RATEMCS7] = DESC92C_RATEMCS7,
  320. .maps[RTL_RC_HT_RATEMCS15] = DESC92C_RATEMCS15,
  321. };
  322. static const struct pci_device_id rtl92ee_pci_ids[] = {
  323. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x818B, rtl92ee_hal_cfg)},
  324. {},
  325. };
  326. MODULE_DEVICE_TABLE(pci, rtl92ee_pci_ids);
  327. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  328. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  329. MODULE_LICENSE("GPL");
  330. MODULE_DESCRIPTION("Realtek 8192EE 802.11n PCI wireless");
  331. MODULE_FIRMWARE("rtlwifi/rtl8192eefw.bin");
  332. module_param_named(swenc, rtl92ee_mod_params.sw_crypto, bool, 0444);
  333. module_param_named(debug_level, rtl92ee_mod_params.debug_level, int, 0644);
  334. module_param_named(debug_mask, rtl92ee_mod_params.debug_mask, ullong, 0644);
  335. module_param_named(ips, rtl92ee_mod_params.inactiveps, bool, 0444);
  336. module_param_named(swlps, rtl92ee_mod_params.swctrl_lps, bool, 0444);
  337. module_param_named(fwlps, rtl92ee_mod_params.fwctrl_lps, bool, 0444);
  338. module_param_named(msi, rtl92ee_mod_params.msi_support, bool, 0444);
  339. module_param_named(dma64, rtl92ee_mod_params.dma64, bool, 0444);
  340. module_param_named(aspm, rtl92ee_mod_params.aspm_support, int, 0444);
  341. module_param_named(disable_watchdog, rtl92ee_mod_params.disable_watchdog,
  342. bool, 0444);
  343. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  344. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  345. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
  346. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
  347. MODULE_PARM_DESC(msi, "Set to 1 to use MSI interrupts mode (default 1)\n");
  348. MODULE_PARM_DESC(dma64, "Set to 1 to use DMA 64 (default 0)\n");
  349. MODULE_PARM_DESC(aspm, "Set to 1 to enable ASPM (default 1)\n");
  350. MODULE_PARM_DESC(debug_level, "Set debug level (0-5) (default 0)");
  351. MODULE_PARM_DESC(debug_mask, "Set debug mask (default 0)");
  352. MODULE_PARM_DESC(disable_watchdog, "Set to 1 to disable the watchdog (default 0)\n");
  353. static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
  354. static struct pci_driver rtl92ee_driver = {
  355. .name = KBUILD_MODNAME,
  356. .id_table = rtl92ee_pci_ids,
  357. .probe = rtl_pci_probe,
  358. .remove = rtl_pci_disconnect,
  359. .driver.pm = &rtlwifi_pm_ops,
  360. };
  361. module_pci_driver(rtl92ee_driver);