rf.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "reg.h"
  27. #include "def.h"
  28. #include "phy.h"
  29. #include "rf.h"
  30. #include "dm.h"
  31. static bool _rtl92ce_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
  32. void rtl92ce_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
  33. {
  34. struct rtl_priv *rtlpriv = rtl_priv(hw);
  35. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  36. switch (bandwidth) {
  37. case HT_CHANNEL_WIDTH_20:
  38. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  39. 0xfffff3ff) | 0x0400);
  40. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  41. rtlphy->rfreg_chnlval[0]);
  42. break;
  43. case HT_CHANNEL_WIDTH_20_40:
  44. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  45. 0xfffff3ff));
  46. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  47. rtlphy->rfreg_chnlval[0]);
  48. break;
  49. default:
  50. pr_err("unknown bandwidth: %#X\n", bandwidth);
  51. break;
  52. }
  53. }
  54. void rtl92ce_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
  55. u8 *ppowerlevel)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  59. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  60. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  61. u32 tx_agc[2] = {0, 0}, tmpval;
  62. bool turbo_scanoff = false;
  63. u8 idx1, idx2;
  64. u8 *ptr;
  65. if (rtlefuse->eeprom_regulatory != 0)
  66. turbo_scanoff = true;
  67. if (mac->act_scanning) {
  68. tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
  69. tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
  70. if (turbo_scanoff) {
  71. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  72. tx_agc[idx1] = ppowerlevel[idx1] |
  73. (ppowerlevel[idx1] << 8) |
  74. (ppowerlevel[idx1] << 16) |
  75. (ppowerlevel[idx1] << 24);
  76. }
  77. }
  78. } else {
  79. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  80. tx_agc[idx1] = ppowerlevel[idx1] |
  81. (ppowerlevel[idx1] << 8) |
  82. (ppowerlevel[idx1] << 16) |
  83. (ppowerlevel[idx1] << 24);
  84. }
  85. if (rtlefuse->eeprom_regulatory == 0) {
  86. tmpval = (rtlphy->mcs_offset[0][6]) +
  87. (rtlphy->mcs_offset[0][7] << 8);
  88. tx_agc[RF90_PATH_A] += tmpval;
  89. tmpval = (rtlphy->mcs_offset[0][14]) +
  90. (rtlphy->mcs_offset[0][15] << 24);
  91. tx_agc[RF90_PATH_B] += tmpval;
  92. }
  93. }
  94. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  95. ptr = (u8 *) (&(tx_agc[idx1]));
  96. for (idx2 = 0; idx2 < 4; idx2++) {
  97. if (*ptr > RF6052_MAX_TX_PWR)
  98. *ptr = RF6052_MAX_TX_PWR;
  99. ptr++;
  100. }
  101. }
  102. tmpval = tx_agc[RF90_PATH_A] & 0xff;
  103. rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
  104. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  105. "CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n",
  106. tmpval, RTXAGC_A_CCK1_MCS32);
  107. tmpval = tx_agc[RF90_PATH_A] >> 8;
  108. tmpval = tmpval & 0xff00ffff;
  109. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
  110. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  111. "CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n",
  112. tmpval, RTXAGC_B_CCK11_A_CCK2_11);
  113. tmpval = tx_agc[RF90_PATH_B] >> 24;
  114. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
  115. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  116. "CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n",
  117. tmpval, RTXAGC_B_CCK11_A_CCK2_11);
  118. tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
  119. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
  120. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  121. "CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n",
  122. tmpval, RTXAGC_B_CCK1_55_MCS32);
  123. }
  124. static void rtl92c_phy_get_power_base(struct ieee80211_hw *hw,
  125. u8 *ppowerlevel, u8 channel,
  126. u32 *ofdmbase, u32 *mcsbase)
  127. {
  128. struct rtl_priv *rtlpriv = rtl_priv(hw);
  129. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  130. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  131. u32 powerBase0, powerBase1;
  132. u8 legacy_pwrdiff, ht20_pwrdiff;
  133. u8 i, powerlevel[2];
  134. for (i = 0; i < 2; i++) {
  135. powerlevel[i] = ppowerlevel[i];
  136. legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff[i][channel - 1];
  137. powerBase0 = powerlevel[i] + legacy_pwrdiff;
  138. powerBase0 = (powerBase0 << 24) | (powerBase0 << 16) |
  139. (powerBase0 << 8) | powerBase0;
  140. *(ofdmbase + i) = powerBase0;
  141. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  142. " [OFDM power base index rf(%c) = 0x%x]\n",
  143. i == 0 ? 'A' : 'B', *(ofdmbase + i));
  144. }
  145. for (i = 0; i < 2; i++) {
  146. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
  147. ht20_pwrdiff = rtlefuse->txpwr_ht20diff[i][channel - 1];
  148. powerlevel[i] += ht20_pwrdiff;
  149. }
  150. powerBase1 = powerlevel[i];
  151. powerBase1 = (powerBase1 << 24) |
  152. (powerBase1 << 16) | (powerBase1 << 8) | powerBase1;
  153. *(mcsbase + i) = powerBase1;
  154. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  155. " [MCS power base index rf(%c) = 0x%x]\n",
  156. i == 0 ? 'A' : 'B', *(mcsbase + i));
  157. }
  158. }
  159. static void _rtl92c_get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
  160. u8 channel, u8 index,
  161. u32 *powerBase0,
  162. u32 *powerBase1,
  163. u32 *p_outwriteval)
  164. {
  165. struct rtl_priv *rtlpriv = rtl_priv(hw);
  166. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  167. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  168. u8 i, chnlgroup = 0, pwr_diff_limit[4];
  169. u32 writeVal, customer_limit, rf;
  170. for (rf = 0; rf < 2; rf++) {
  171. switch (rtlefuse->eeprom_regulatory) {
  172. case 0:
  173. chnlgroup = 0;
  174. writeVal = rtlphy->mcs_offset[chnlgroup][index +
  175. (rf ? 8 : 0)]
  176. + ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  177. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  178. "RTK better performance, writeVal(%c) = 0x%x\n",
  179. rf == 0 ? 'A' : 'B', writeVal);
  180. break;
  181. case 1:
  182. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  183. writeVal = ((index < 2) ? powerBase0[rf] :
  184. powerBase1[rf]);
  185. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  186. "Realtek regulatory, 40MHz, writeVal(%c) = 0x%x\n",
  187. rf == 0 ? 'A' : 'B', writeVal);
  188. } else {
  189. if (rtlphy->pwrgroup_cnt == 1)
  190. chnlgroup = 0;
  191. if (rtlphy->pwrgroup_cnt >= 3) {
  192. if (channel <= 3)
  193. chnlgroup = 0;
  194. else if (channel >= 4 && channel <= 9)
  195. chnlgroup = 1;
  196. else if (channel > 9)
  197. chnlgroup = 2;
  198. if (rtlphy->pwrgroup_cnt == 4)
  199. chnlgroup++;
  200. }
  201. writeVal = rtlphy->mcs_offset[chnlgroup]
  202. [index + (rf ? 8 : 0)] + ((index < 2) ?
  203. powerBase0[rf] :
  204. powerBase1[rf]);
  205. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  206. "Realtek regulatory, 20MHz, writeVal(%c) = 0x%x\n",
  207. rf == 0 ? 'A' : 'B', writeVal);
  208. }
  209. break;
  210. case 2:
  211. writeVal =
  212. ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  213. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  214. "Better regulatory, writeVal(%c) = 0x%x\n",
  215. rf == 0 ? 'A' : 'B', writeVal);
  216. break;
  217. case 3:
  218. chnlgroup = 0;
  219. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  220. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  221. "customer's limit, 40MHz rf(%c) = 0x%x\n",
  222. rf == 0 ? 'A' : 'B',
  223. rtlefuse->pwrgroup_ht40[rf][channel -
  224. 1]);
  225. } else {
  226. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  227. "customer's limit, 20MHz rf(%c) = 0x%x\n",
  228. rf == 0 ? 'A' : 'B',
  229. rtlefuse->pwrgroup_ht20[rf][channel -
  230. 1]);
  231. }
  232. for (i = 0; i < 4; i++) {
  233. pwr_diff_limit[i] = (u8) ((rtlphy->mcs_offset
  234. [chnlgroup][index +
  235. (rf ? 8 : 0)] & (0x7f << (i * 8))) >>
  236. (i * 8));
  237. if (rtlphy->current_chan_bw ==
  238. HT_CHANNEL_WIDTH_20_40) {
  239. if (pwr_diff_limit[i] >
  240. rtlefuse->
  241. pwrgroup_ht40[rf][channel - 1])
  242. pwr_diff_limit[i] =
  243. rtlefuse->pwrgroup_ht40[rf]
  244. [channel - 1];
  245. } else {
  246. if (pwr_diff_limit[i] >
  247. rtlefuse->
  248. pwrgroup_ht20[rf][channel - 1])
  249. pwr_diff_limit[i] =
  250. rtlefuse->pwrgroup_ht20[rf]
  251. [channel - 1];
  252. }
  253. }
  254. customer_limit = (pwr_diff_limit[3] << 24) |
  255. (pwr_diff_limit[2] << 16) |
  256. (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
  257. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  258. "Customer's limit rf(%c) = 0x%x\n",
  259. rf == 0 ? 'A' : 'B', customer_limit);
  260. writeVal = customer_limit +
  261. ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  262. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  263. "Customer, writeVal rf(%c)= 0x%x\n",
  264. rf == 0 ? 'A' : 'B', writeVal);
  265. break;
  266. default:
  267. chnlgroup = 0;
  268. writeVal = rtlphy->mcs_offset[chnlgroup]
  269. [index + (rf ? 8 : 0)]
  270. + ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  271. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  272. "RTK better performance, writeVal rf(%c) = 0x%x\n",
  273. rf == 0 ? 'A' : 'B', writeVal);
  274. break;
  275. }
  276. if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
  277. writeVal = writeVal - 0x06060606;
  278. else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
  279. TXHIGHPWRLEVEL_BT2)
  280. writeVal = writeVal - 0x0c0c0c0c;
  281. *(p_outwriteval + rf) = writeVal;
  282. }
  283. }
  284. static void _rtl92c_write_ofdm_power_reg(struct ieee80211_hw *hw,
  285. u8 index, u32 *pValue)
  286. {
  287. struct rtl_priv *rtlpriv = rtl_priv(hw);
  288. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  289. u16 regoffset_a[6] = {
  290. RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
  291. RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
  292. RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
  293. };
  294. u16 regoffset_b[6] = {
  295. RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
  296. RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
  297. RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
  298. };
  299. u8 i, rf, pwr_val[4];
  300. u32 writeVal;
  301. u16 regoffset;
  302. for (rf = 0; rf < 2; rf++) {
  303. writeVal = pValue[rf];
  304. for (i = 0; i < 4; i++) {
  305. pwr_val[i] = (u8) ((writeVal & (0x7f <<
  306. (i * 8))) >> (i * 8));
  307. if (pwr_val[i] > RF6052_MAX_TX_PWR)
  308. pwr_val[i] = RF6052_MAX_TX_PWR;
  309. }
  310. writeVal = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
  311. (pwr_val[1] << 8) | pwr_val[0];
  312. if (rf == 0)
  313. regoffset = regoffset_a[index];
  314. else
  315. regoffset = regoffset_b[index];
  316. rtl_set_bbreg(hw, regoffset, MASKDWORD, writeVal);
  317. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  318. "Set 0x%x = %08x\n", regoffset, writeVal);
  319. if (((get_rf_type(rtlphy) == RF_2T2R) &&
  320. (regoffset == RTXAGC_A_MCS15_MCS12 ||
  321. regoffset == RTXAGC_B_MCS15_MCS12)) ||
  322. ((get_rf_type(rtlphy) != RF_2T2R) &&
  323. (regoffset == RTXAGC_A_MCS07_MCS04 ||
  324. regoffset == RTXAGC_B_MCS07_MCS04))) {
  325. writeVal = pwr_val[3];
  326. if (regoffset == RTXAGC_A_MCS15_MCS12 ||
  327. regoffset == RTXAGC_A_MCS07_MCS04)
  328. regoffset = 0xc90;
  329. if (regoffset == RTXAGC_B_MCS15_MCS12 ||
  330. regoffset == RTXAGC_B_MCS07_MCS04)
  331. regoffset = 0xc98;
  332. for (i = 0; i < 3; i++) {
  333. writeVal = (writeVal > 6) ? (writeVal - 6) : 0;
  334. rtl_write_byte(rtlpriv, (u32) (regoffset + i),
  335. (u8) writeVal);
  336. }
  337. }
  338. }
  339. }
  340. void rtl92ce_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
  341. u8 *ppowerlevel, u8 channel)
  342. {
  343. u32 writeVal[2], powerBase0[2], powerBase1[2];
  344. u8 index;
  345. rtl92c_phy_get_power_base(hw, ppowerlevel,
  346. channel, &powerBase0[0], &powerBase1[0]);
  347. for (index = 0; index < 6; index++) {
  348. _rtl92c_get_txpower_writeval_by_regulatory(hw,
  349. channel, index,
  350. &powerBase0[0],
  351. &powerBase1[0],
  352. &writeVal[0]);
  353. _rtl92c_write_ofdm_power_reg(hw, index, &writeVal[0]);
  354. }
  355. }
  356. bool rtl92ce_phy_rf6052_config(struct ieee80211_hw *hw)
  357. {
  358. struct rtl_priv *rtlpriv = rtl_priv(hw);
  359. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  360. if (rtlphy->rf_type == RF_1T1R)
  361. rtlphy->num_total_rfpath = 1;
  362. else
  363. rtlphy->num_total_rfpath = 2;
  364. return _rtl92ce_phy_rf6052_config_parafile(hw);
  365. }
  366. static bool _rtl92ce_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
  367. {
  368. struct rtl_priv *rtlpriv = rtl_priv(hw);
  369. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  370. u32 u4_regvalue = 0;
  371. u8 rfpath;
  372. bool rtstatus = true;
  373. struct bb_reg_def *pphyreg;
  374. for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
  375. pphyreg = &rtlphy->phyreg_def[rfpath];
  376. switch (rfpath) {
  377. case RF90_PATH_A:
  378. case RF90_PATH_C:
  379. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  380. BRFSI_RFENV);
  381. break;
  382. case RF90_PATH_B:
  383. case RF90_PATH_D:
  384. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  385. BRFSI_RFENV << 16);
  386. break;
  387. }
  388. rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
  389. udelay(1);
  390. rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
  391. udelay(1);
  392. rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
  393. B3WIREADDREAALENGTH, 0x0);
  394. udelay(1);
  395. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
  396. udelay(1);
  397. switch (rfpath) {
  398. case RF90_PATH_A:
  399. rtstatus = rtl92c_phy_config_rf_with_headerfile(hw,
  400. (enum radio_path)rfpath);
  401. break;
  402. case RF90_PATH_B:
  403. rtstatus = rtl92c_phy_config_rf_with_headerfile(hw,
  404. (enum radio_path)rfpath);
  405. break;
  406. case RF90_PATH_C:
  407. break;
  408. case RF90_PATH_D:
  409. break;
  410. }
  411. switch (rfpath) {
  412. case RF90_PATH_A:
  413. case RF90_PATH_C:
  414. rtl_set_bbreg(hw, pphyreg->rfintfs,
  415. BRFSI_RFENV, u4_regvalue);
  416. break;
  417. case RF90_PATH_B:
  418. case RF90_PATH_D:
  419. rtl_set_bbreg(hw, pphyreg->rfintfs,
  420. BRFSI_RFENV << 16, u4_regvalue);
  421. break;
  422. }
  423. if (!rtstatus) {
  424. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  425. "Radio[%d] Fail!!\n", rfpath);
  426. return false;
  427. }
  428. }
  429. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "<---\n");
  430. return rtstatus;
  431. }