def.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92C_DEF_H__
  26. #define __RTL92C_DEF_H__
  27. #define PHY_RSSI_SLID_WIN_MAX 100
  28. #define PHY_LINKQUALITY_SLID_WIN_MAX 20
  29. #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
  30. #define RX_SMOOTH_FACTOR 20
  31. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  32. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  33. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  34. #define RX_MPDU_QUEUE 0
  35. #define RX_CMD_QUEUE 1
  36. #define C2H_RX_CMD_HDR_LEN 8
  37. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  38. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  39. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  40. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  41. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  42. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  43. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  44. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  45. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  46. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  47. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  48. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  49. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  50. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  51. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  52. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  53. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  54. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  55. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  56. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  57. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  58. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  59. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  60. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  61. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  62. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  63. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  64. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  65. #define GET_RX_STATUS_DESC_BUFF_ADDR(__pdesc) \
  66. SHIFT_AND_MASK_LE(__pdesc + 24, 0, 32)
  67. #define CHIP_VER_B BIT(4)
  68. #define CHIP_BONDING_IDENTIFIER(_value) (((_value) >> 22) & 0x3)
  69. #define CHIP_BONDING_92C_1T2R 0x1
  70. #define RF_TYPE_1T2R BIT(1)
  71. #define CHIP_92C_BITMASK BIT(0)
  72. #define CHIP_UNKNOWN BIT(7)
  73. #define CHIP_92C_1T2R 0x03
  74. #define CHIP_92C 0x01
  75. #define CHIP_88C 0x00
  76. enum version_8192c {
  77. VERSION_A_CHIP_92C = 0x01,
  78. VERSION_A_CHIP_88C = 0x00,
  79. VERSION_B_CHIP_92C = 0x11,
  80. VERSION_B_CHIP_88C = 0x10,
  81. VERSION_TEST_CHIP_88C = 0x00,
  82. VERSION_TEST_CHIP_92C = 0x01,
  83. VERSION_NORMAL_TSMC_CHIP_88C = 0x10,
  84. VERSION_NORMAL_TSMC_CHIP_92C = 0x11,
  85. VERSION_NORMAL_TSMC_CHIP_92C_1T2R = 0x13,
  86. VERSION_NORMAL_UMC_CHIP_88C_A_CUT = 0x30,
  87. VERSION_NORMAL_UMC_CHIP_92C_A_CUT = 0x31,
  88. VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT = 0x33,
  89. VERSION_NORMA_UMC_CHIP_8723_1T1R_A_CUT = 0x34,
  90. VERSION_NORMA_UMC_CHIP_8723_1T1R_B_CUT = 0x3c,
  91. VERSION_NORMAL_UMC_CHIP_88C_B_CUT = 0x70,
  92. VERSION_NORMAL_UMC_CHIP_92C_B_CUT = 0x71,
  93. VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT = 0x73,
  94. VERSION_UNKNOWN = 0x88,
  95. };
  96. enum rtl819x_loopback_e {
  97. RTL819X_NO_LOOPBACK = 0,
  98. RTL819X_MAC_LOOPBACK = 1,
  99. RTL819X_DMA_LOOPBACK = 2,
  100. RTL819X_CCK_LOOPBACK = 3,
  101. };
  102. enum rf_optype {
  103. RF_OP_BY_SW_3WIRE = 0,
  104. RF_OP_BY_FW,
  105. RF_OP_MAX
  106. };
  107. enum rf_power_state {
  108. RF_ON,
  109. RF_OFF,
  110. RF_SLEEP,
  111. RF_SHUT_DOWN,
  112. };
  113. enum power_save_mode {
  114. POWER_SAVE_MODE_ACTIVE,
  115. POWER_SAVE_MODE_SAVE,
  116. };
  117. enum power_polocy_config {
  118. POWERCFG_MAX_POWER_SAVINGS,
  119. POWERCFG_GLOBAL_POWER_SAVINGS,
  120. POWERCFG_LOCAL_POWER_SAVINGS,
  121. POWERCFG_LENOVO,
  122. };
  123. enum interface_select_pci {
  124. INTF_SEL1_MINICARD = 0,
  125. INTF_SEL0_PCIE = 1,
  126. INTF_SEL2_RSV = 2,
  127. INTF_SEL3_RSV = 3,
  128. };
  129. enum rtl_desc_qsel {
  130. QSLT_BK = 0x2,
  131. QSLT_BE = 0x0,
  132. QSLT_VI = 0x5,
  133. QSLT_VO = 0x7,
  134. QSLT_BEACON = 0x10,
  135. QSLT_HIGH = 0x11,
  136. QSLT_MGNT = 0x12,
  137. QSLT_CMD = 0x13,
  138. };
  139. struct phy_sts_cck_8192s_t {
  140. u8 adc_pwdb_X[4];
  141. u8 sq_rpt;
  142. u8 cck_agc_rpt;
  143. };
  144. struct h2c_cmd_8192c {
  145. u8 element_id;
  146. u32 cmd_len;
  147. u8 *p_cmdbuffer;
  148. };
  149. #endif