phy_common.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92C_PHY_COMMON_H__
  26. #define __RTL92C_PHY_COMMON_H__
  27. #define MAX_PRECMD_CNT 16
  28. #define MAX_RFDEPENDCMD_CNT 16
  29. #define MAX_POSTCMD_CNT 16
  30. #define MAX_DOZE_WAITING_TIMES_9x 64
  31. #define RT_CANNOT_IO(hw) false
  32. #define HIGHPOWER_RADIOA_ARRAYLEN 22
  33. #define MAX_TOLERANCE 5
  34. #define APK_BB_REG_NUM 5
  35. #define APK_AFE_REG_NUM 16
  36. #define APK_CURVE_REG_NUM 4
  37. #define PATH_NUM 2
  38. #define LOOP_LIMIT 5
  39. #define MAX_STALL_TIME 50
  40. #define AntennaDiversityValue 0x80
  41. #define MAX_TXPWR_IDX_NMODE_92S 63
  42. #define Reset_Cnt_Limit 3
  43. #define IQK_ADDA_REG_NUM 16
  44. #define IQK_MAC_REG_NUM 4
  45. #define IQK_DELAY_TIME 1
  46. #define RF90_PATH_MAX 2
  47. #define CT_OFFSET_MAC_ADDR 0X16
  48. #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
  49. #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
  50. #define CT_OFFSET_HT402S_TX_PWR_IDX_DIF 0x66
  51. #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
  52. #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
  53. #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
  54. #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
  55. #define CT_OFFSET_CHANNEL_PLAH 0x75
  56. #define CT_OFFSET_THERMAL_METER 0x78
  57. #define CT_OFFSET_RF_OPTION 0x79
  58. #define CT_OFFSET_VERSION 0x7E
  59. #define CT_OFFSET_CUSTOMER_ID 0x7F
  60. #define RTL92C_MAX_PATH_NUM 2
  61. #define LLT_LAST_ENTRY_OF_TX_PKT_BUFFER 255
  62. enum swchnlcmd_id {
  63. CMDID_END,
  64. CMDID_SET_TXPOWEROWER_LEVEL,
  65. CMDID_BBREGWRITE10,
  66. CMDID_WRITEPORT_ULONG,
  67. CMDID_WRITEPORT_USHORT,
  68. CMDID_WRITEPORT_UCHAR,
  69. CMDID_RF_WRITEREG,
  70. };
  71. struct swchnlcmd {
  72. enum swchnlcmd_id cmdid;
  73. u32 para1;
  74. u32 para2;
  75. u32 msdelay;
  76. };
  77. enum hw90_block_e {
  78. HW90_BLOCK_MAC = 0,
  79. HW90_BLOCK_PHY0 = 1,
  80. HW90_BLOCK_PHY1 = 2,
  81. HW90_BLOCK_RF = 3,
  82. HW90_BLOCK_MAXIMUM = 4,
  83. };
  84. enum baseband_config_type {
  85. BASEBAND_CONFIG_PHY_REG = 0,
  86. BASEBAND_CONFIG_AGC_TAB = 1,
  87. };
  88. enum ra_offset_area {
  89. RA_OFFSET_LEGACY_OFDM1,
  90. RA_OFFSET_LEGACY_OFDM2,
  91. RA_OFFSET_HT_OFDM1,
  92. RA_OFFSET_HT_OFDM2,
  93. RA_OFFSET_HT_OFDM3,
  94. RA_OFFSET_HT_OFDM4,
  95. RA_OFFSET_HT_CCK,
  96. };
  97. enum antenna_path {
  98. ANTENNA_NONE,
  99. ANTENNA_D,
  100. ANTENNA_C,
  101. ANTENNA_CD,
  102. ANTENNA_B,
  103. ANTENNA_BD,
  104. ANTENNA_BC,
  105. ANTENNA_BCD,
  106. ANTENNA_A,
  107. ANTENNA_AD,
  108. ANTENNA_AC,
  109. ANTENNA_ACD,
  110. ANTENNA_AB,
  111. ANTENNA_ABD,
  112. ANTENNA_ABC,
  113. ANTENNA_ABCD
  114. };
  115. struct r_antenna_select_ofdm {
  116. u32 r_tx_antenna:4;
  117. u32 r_ant_l:4;
  118. u32 r_ant_non_ht:4;
  119. u32 r_ant_ht1:4;
  120. u32 r_ant_ht2:4;
  121. u32 r_ant_ht_s1:4;
  122. u32 r_ant_non_ht_s1:4;
  123. u32 ofdm_txsc:2;
  124. u32 reserved:2;
  125. };
  126. struct r_antenna_select_cck {
  127. u8 r_cckrx_enable_2:2;
  128. u8 r_cckrx_enable:2;
  129. u8 r_ccktx_enable:4;
  130. };
  131. struct efuse_contents {
  132. u8 mac_addr[ETH_ALEN];
  133. u8 cck_tx_power_idx[6];
  134. u8 ht40_1s_tx_power_idx[6];
  135. u8 ht40_2s_tx_power_idx_diff[3];
  136. u8 ht20_tx_power_idx_diff[3];
  137. u8 ofdm_tx_power_idx_diff[3];
  138. u8 ht40_max_power_offset[3];
  139. u8 ht20_max_power_offset[3];
  140. u8 channel_plan;
  141. u8 thermal_meter;
  142. u8 rf_option[5];
  143. u8 version;
  144. u8 oem_id;
  145. u8 regulatory;
  146. };
  147. struct tx_power_struct {
  148. u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  149. u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  150. u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  151. u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  152. u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  153. u8 legacy_ht_txpowerdiff;
  154. u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  155. u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  156. u8 pwrgroup_cnt;
  157. u32 mcs_original_offset[4][16];
  158. };
  159. u32 rtl92c_phy_query_bb_reg(struct ieee80211_hw *hw,
  160. u32 regaddr, u32 bitmask);
  161. void rtl92c_phy_set_bb_reg(struct ieee80211_hw *hw,
  162. u32 regaddr, u32 bitmask, u32 data);
  163. u32 rtl92c_phy_query_rf_reg(struct ieee80211_hw *hw,
  164. enum radio_path rfpath, u32 regaddr,
  165. u32 bitmask);
  166. bool rtl92c_phy_mac_config(struct ieee80211_hw *hw);
  167. bool rtl92c_phy_bb_config(struct ieee80211_hw *hw);
  168. bool rtl92c_phy_rf_config(struct ieee80211_hw *hw);
  169. bool rtl92c_phy_config_rf_with_feaderfile(struct ieee80211_hw *hw,
  170. enum radio_path rfpath);
  171. void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
  172. void rtl92c_phy_get_txpower_level(struct ieee80211_hw *hw,
  173. long *powerlevel);
  174. void rtl92c_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel);
  175. bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw *hw,
  176. long power_indbm);
  177. void rtl92c_phy_set_bw_mode(struct ieee80211_hw *hw,
  178. enum nl80211_channel_type ch_type);
  179. void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw *hw);
  180. u8 rtl92c_phy_sw_chnl(struct ieee80211_hw *hw);
  181. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery);
  182. void rtl92c_phy_set_beacon_hw_reg(struct ieee80211_hw *hw,
  183. u16 beaconinterval);
  184. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta);
  185. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw);
  186. void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain);
  187. bool rtl92c_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  188. enum radio_path rfpath);
  189. bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw *hw,
  190. u32 rfpath);
  191. bool rtl92c_phy_set_rf_power_state(struct ieee80211_hw *hw,
  192. enum rf_pwrstate rfpwr_state);
  193. void rtl92ce_phy_set_rf_on(struct ieee80211_hw *hw);
  194. void rtl92c_phy_set_io(struct ieee80211_hw *hw);
  195. void rtl92c_bb_block_on(struct ieee80211_hw *hw);
  196. u32 _rtl92c_phy_calculate_bit_shift(u32 bitmask);
  197. long _rtl92c_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  198. enum wireless_mode wirelessmode,
  199. u8 txpwridx);
  200. u8 _rtl92c_phy_dbm_to_txpwr_idx(struct ieee80211_hw *hw,
  201. enum wireless_mode wirelessmode,
  202. long power_indbm);
  203. void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw);
  204. void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw *hw);
  205. bool _rtl92c_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  206. u8 channel, u8 *stage, u8 *step,
  207. u32 *delay);
  208. u8 rtl92c_bt_rssi_state_change(struct ieee80211_hw *hw);
  209. u32 _rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  210. enum radio_path rfpath, u32 offset);
  211. void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  212. enum radio_path rfpath, u32 offset,
  213. u32 data);
  214. u32 _rtl92c_phy_rf_serial_read(struct ieee80211_hw *hw,
  215. enum radio_path rfpath, u32 offset);
  216. void _rtl92c_phy_rf_serial_write(struct ieee80211_hw *hw,
  217. enum radio_path rfpath, u32 offset,
  218. u32 data);
  219. bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw *hw);
  220. void _rtl92c_store_pwrIndex_diffrate_offset(struct ieee80211_hw *hw,
  221. u32 regaddr, u32 bitmask,
  222. u32 data);
  223. bool rtl92c_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
  224. #endif