dm_common.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92COMMON_DM_H__
  26. #define __RTL92COMMON_DM_H__
  27. #include "../wifi.h"
  28. #include "../rtl8192ce/def.h"
  29. #include "../rtl8192ce/reg.h"
  30. #include "fw_common.h"
  31. #define HAL_DM_DIG_DISABLE BIT(0)
  32. #define HAL_DM_HIPWR_DISABLE BIT(1)
  33. #define OFDM_TABLE_LENGTH 37
  34. #define CCK_TABLE_LENGTH 33
  35. #define OFDM_TABLE_SIZE 37
  36. #define CCK_TABLE_SIZE 33
  37. #define BW_AUTO_SWITCH_HIGH_LOW 25
  38. #define BW_AUTO_SWITCH_LOW_HIGH 30
  39. #define DM_DIG_FA_UPPER 0x32
  40. #define DM_DIG_FA_LOWER 0x20
  41. #define DM_DIG_FA_TH0 0x20
  42. #define DM_DIG_FA_TH1 0x100
  43. #define DM_DIG_FA_TH2 0x200
  44. #define RXPATHSELECTION_SS_TH_lOW 30
  45. #define RXPATHSELECTION_DIFF_TH 18
  46. #define DM_RATR_STA_INIT 0
  47. #define DM_RATR_STA_HIGH 1
  48. #define DM_RATR_STA_MIDDLE 2
  49. #define DM_RATR_STA_LOW 3
  50. #define CTS2SELF_THVAL 30
  51. #define REGC38_TH 20
  52. #define WAIOTTHVal 25
  53. #define TXHIGHPWRLEVEL_NORMAL 0
  54. #define TXHIGHPWRLEVEL_LEVEL1 1
  55. #define TXHIGHPWRLEVEL_LEVEL2 2
  56. #define TXHIGHPWRLEVEL_BT1 3
  57. #define TXHIGHPWRLEVEL_BT2 4
  58. #define DM_TYPE_BYFW 0
  59. #define DM_TYPE_BYDRIVER 1
  60. #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
  61. #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
  62. #define DYNAMIC_FUNC_DISABLE 0x0
  63. #define DYNAMIC_FUNC_DIG BIT(0)
  64. #define DYNAMIC_FUNC_HP BIT(1)
  65. #define DYNAMIC_FUNC_SS BIT(2) /*Tx Power Tracking*/
  66. #define DYNAMIC_FUNC_BT BIT(3)
  67. #define DYNAMIC_FUNC_ANT_DIV BIT(4)
  68. #define RSSI_CCK 0
  69. #define RSSI_OFDM 1
  70. #define RSSI_DEFAULT 2
  71. struct swat_t {
  72. u8 failure_cnt;
  73. u8 try_flag;
  74. u8 stop_trying;
  75. long pre_rssi;
  76. long trying_threshold;
  77. u8 cur_antenna;
  78. u8 pre_antenna;
  79. };
  80. enum tag_dynamic_init_gain_operation_type_definition {
  81. DIG_TYPE_THRESH_HIGH = 0,
  82. DIG_TYPE_THRESH_LOW = 1,
  83. DIG_TYPE_BACKOFF = 2,
  84. DIG_TYPE_RX_GAIN_MIN = 3,
  85. DIG_TYPE_RX_GAIN_MAX = 4,
  86. DIG_TYPE_ENABLE = 5,
  87. DIG_TYPE_DISABLE = 6,
  88. DIG_OP_TYPE_MAX
  89. };
  90. enum dm_1r_cca_e {
  91. CCA_1R = 0,
  92. CCA_2R = 1,
  93. CCA_MAX = 2,
  94. };
  95. enum dm_rf_e {
  96. RF_SAVE = 0,
  97. RF_NORMAL = 1,
  98. RF_MAX = 2,
  99. };
  100. enum dm_sw_ant_switch_e {
  101. ANS_ANTENNA_B = 1,
  102. ANS_ANTENNA_A = 2,
  103. ANS_ANTENNA_MAX = 3,
  104. };
  105. void rtl92c_dm_init(struct ieee80211_hw *hw);
  106. void rtl92c_dm_watchdog(struct ieee80211_hw *hw);
  107. void rtl92c_dm_write_dig(struct ieee80211_hw *hw);
  108. void rtl92c_dm_init_edca_turbo(struct ieee80211_hw *hw);
  109. void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw *hw);
  110. void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
  111. void rtl92c_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal);
  112. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta);
  113. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw);
  114. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery);
  115. void rtl92c_dm_dynamic_txpower(struct ieee80211_hw *hw);
  116. void rtl92c_dm_bt_coexist(struct ieee80211_hw *hw);
  117. void dm_savepowerindex(struct ieee80211_hw *hw);
  118. void dm_writepowerindex(struct ieee80211_hw *hw, u8 value);
  119. void dm_restorepowerindex(struct ieee80211_hw *hw);
  120. #endif