rf.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "reg.h"
  27. #include "def.h"
  28. #include "phy.h"
  29. #include "rf.h"
  30. #include "dm.h"
  31. static bool _rtl88e_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
  32. void rtl88e_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
  33. {
  34. struct rtl_priv *rtlpriv = rtl_priv(hw);
  35. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  36. switch (bandwidth) {
  37. case HT_CHANNEL_WIDTH_20:
  38. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  39. 0xfffff3ff) | BIT(10) | BIT(11));
  40. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  41. rtlphy->rfreg_chnlval[0]);
  42. break;
  43. case HT_CHANNEL_WIDTH_20_40:
  44. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  45. 0xfffff3ff) | BIT(10));
  46. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  47. rtlphy->rfreg_chnlval[0]);
  48. break;
  49. default:
  50. pr_err("unknown bandwidth: %#X\n", bandwidth);
  51. break;
  52. }
  53. }
  54. void rtl88e_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
  55. u8 *ppowerlevel)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  59. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  60. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  61. u32 tx_agc[2] = {0, 0}, tmpval;
  62. bool turbo_scanoff = false;
  63. u8 idx1, idx2;
  64. u8 *ptr;
  65. u8 direction;
  66. u32 pwrtrac_value;
  67. if (rtlefuse->eeprom_regulatory != 0)
  68. turbo_scanoff = true;
  69. if (mac->act_scanning == true) {
  70. tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
  71. tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
  72. if (turbo_scanoff) {
  73. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  74. tx_agc[idx1] = ppowerlevel[idx1] |
  75. (ppowerlevel[idx1] << 8) |
  76. (ppowerlevel[idx1] << 16) |
  77. (ppowerlevel[idx1] << 24);
  78. }
  79. }
  80. } else {
  81. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  82. tx_agc[idx1] = ppowerlevel[idx1] |
  83. (ppowerlevel[idx1] << 8) |
  84. (ppowerlevel[idx1] << 16) |
  85. (ppowerlevel[idx1] << 24);
  86. }
  87. if (rtlefuse->eeprom_regulatory == 0) {
  88. tmpval =
  89. (rtlphy->mcs_txpwrlevel_origoffset[0][6]) +
  90. (rtlphy->mcs_txpwrlevel_origoffset[0][7] <<
  91. 8);
  92. tx_agc[RF90_PATH_A] += tmpval;
  93. tmpval = (rtlphy->mcs_txpwrlevel_origoffset[0][14]) +
  94. (rtlphy->mcs_txpwrlevel_origoffset[0][15] <<
  95. 24);
  96. tx_agc[RF90_PATH_B] += tmpval;
  97. }
  98. }
  99. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  100. ptr = (u8 *)(&tx_agc[idx1]);
  101. for (idx2 = 0; idx2 < 4; idx2++) {
  102. if (*ptr > RF6052_MAX_TX_PWR)
  103. *ptr = RF6052_MAX_TX_PWR;
  104. ptr++;
  105. }
  106. }
  107. rtl88e_dm_txpower_track_adjust(hw, 1, &direction, &pwrtrac_value);
  108. if (direction == 1) {
  109. tx_agc[0] += pwrtrac_value;
  110. tx_agc[1] += pwrtrac_value;
  111. } else if (direction == 2) {
  112. tx_agc[0] -= pwrtrac_value;
  113. tx_agc[1] -= pwrtrac_value;
  114. }
  115. tmpval = tx_agc[RF90_PATH_A] & 0xff;
  116. rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
  117. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  118. "CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
  119. RTXAGC_A_CCK1_MCS32);
  120. tmpval = tx_agc[RF90_PATH_A] >> 8;
  121. /*tmpval = tmpval & 0xff00ffff;*/
  122. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
  123. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  124. "CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
  125. RTXAGC_B_CCK11_A_CCK2_11);
  126. tmpval = tx_agc[RF90_PATH_B] >> 24;
  127. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
  128. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  129. "CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
  130. RTXAGC_B_CCK11_A_CCK2_11);
  131. tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
  132. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
  133. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  134. "CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
  135. RTXAGC_B_CCK1_55_MCS32);
  136. }
  137. static void rtl88e_phy_get_power_base(struct ieee80211_hw *hw,
  138. u8 *ppowerlevel_ofdm,
  139. u8 *ppowerlevel_bw20,
  140. u8 *ppowerlevel_bw40, u8 channel,
  141. u32 *ofdmbase, u32 *mcsbase)
  142. {
  143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  144. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  145. u32 powerbase0, powerbase1;
  146. u8 i, powerlevel[2];
  147. for (i = 0; i < 2; i++) {
  148. powerbase0 = ppowerlevel_ofdm[i];
  149. powerbase0 = (powerbase0 << 24) | (powerbase0 << 16) |
  150. (powerbase0 << 8) | powerbase0;
  151. *(ofdmbase + i) = powerbase0;
  152. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  153. " [OFDM power base index rf(%c) = 0x%x]\n",
  154. ((i == 0) ? 'A' : 'B'), *(ofdmbase + i));
  155. }
  156. for (i = 0; i < 2; i++) {
  157. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20)
  158. powerlevel[i] = ppowerlevel_bw20[i];
  159. else
  160. powerlevel[i] = ppowerlevel_bw40[i];
  161. powerbase1 = powerlevel[i];
  162. powerbase1 = (powerbase1 << 24) |
  163. (powerbase1 << 16) | (powerbase1 << 8) | powerbase1;
  164. *(mcsbase + i) = powerbase1;
  165. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  166. " [MCS power base index rf(%c) = 0x%x]\n",
  167. ((i == 0) ? 'A' : 'B'), *(mcsbase + i));
  168. }
  169. }
  170. static void _rtl88e_get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
  171. u8 channel, u8 index,
  172. u32 *powerbase0,
  173. u32 *powerbase1,
  174. u32 *p_outwriteval)
  175. {
  176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  177. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  178. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  179. u8 i, chnlgroup = 0, pwr_diff_limit[4], pwr_diff = 0, customer_pwr_diff;
  180. u32 writeval, customer_limit, rf;
  181. for (rf = 0; rf < 2; rf++) {
  182. switch (rtlefuse->eeprom_regulatory) {
  183. case 0:
  184. chnlgroup = 0;
  185. writeval =
  186. rtlphy->mcs_txpwrlevel_origoffset
  187. [chnlgroup][index + (rf ? 8 : 0)]
  188. + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
  189. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  190. "RTK better performance, writeval(%c) = 0x%x\n",
  191. ((rf == 0) ? 'A' : 'B'), writeval);
  192. break;
  193. case 1:
  194. if (rtlphy->pwrgroup_cnt == 1) {
  195. chnlgroup = 0;
  196. } else {
  197. if (channel < 3)
  198. chnlgroup = 0;
  199. else if (channel < 6)
  200. chnlgroup = 1;
  201. else if (channel < 9)
  202. chnlgroup = 2;
  203. else if (channel < 12)
  204. chnlgroup = 3;
  205. else if (channel < 14)
  206. chnlgroup = 4;
  207. else if (channel == 14)
  208. chnlgroup = 5;
  209. }
  210. writeval =
  211. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
  212. [index + (rf ? 8 : 0)] + ((index < 2) ?
  213. powerbase0[rf] :
  214. powerbase1[rf]);
  215. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  216. "Realtek regulatory, 20MHz, writeval(%c) = 0x%x\n",
  217. ((rf == 0) ? 'A' : 'B'), writeval);
  218. break;
  219. case 2:
  220. writeval =
  221. ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
  222. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  223. "Better regulatory, writeval(%c) = 0x%x\n",
  224. ((rf == 0) ? 'A' : 'B'), writeval);
  225. break;
  226. case 3:
  227. chnlgroup = 0;
  228. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  229. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  230. "customer's limit, 40MHz rf(%c) = 0x%x\n",
  231. ((rf == 0) ? 'A' : 'B'),
  232. rtlefuse->pwrgroup_ht40[rf][channel -
  233. 1]);
  234. } else {
  235. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  236. "customer's limit, 20MHz rf(%c) = 0x%x\n",
  237. ((rf == 0) ? 'A' : 'B'),
  238. rtlefuse->pwrgroup_ht20[rf][channel -
  239. 1]);
  240. }
  241. if (index < 2)
  242. pwr_diff =
  243. rtlefuse->txpwr_legacyhtdiff[rf][channel-1];
  244. else if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20)
  245. pwr_diff =
  246. rtlefuse->txpwr_ht20diff[rf][channel-1];
  247. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40)
  248. customer_pwr_diff =
  249. rtlefuse->pwrgroup_ht40[rf][channel-1];
  250. else
  251. customer_pwr_diff =
  252. rtlefuse->pwrgroup_ht20[rf][channel-1];
  253. if (pwr_diff > customer_pwr_diff)
  254. pwr_diff = 0;
  255. else
  256. pwr_diff = customer_pwr_diff - pwr_diff;
  257. for (i = 0; i < 4; i++) {
  258. pwr_diff_limit[i] =
  259. (u8)((rtlphy->mcs_txpwrlevel_origoffset
  260. [chnlgroup][index +
  261. (rf ? 8 : 0)] & (0x7f <<
  262. (i * 8))) >> (i * 8));
  263. if (pwr_diff_limit[i] > pwr_diff)
  264. pwr_diff_limit[i] = pwr_diff;
  265. }
  266. customer_limit = (pwr_diff_limit[3] << 24) |
  267. (pwr_diff_limit[2] << 16) |
  268. (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
  269. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  270. "Customer's limit rf(%c) = 0x%x\n",
  271. ((rf == 0) ? 'A' : 'B'), customer_limit);
  272. writeval = customer_limit +
  273. ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
  274. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  275. "Customer, writeval rf(%c)= 0x%x\n",
  276. ((rf == 0) ? 'A' : 'B'), writeval);
  277. break;
  278. default:
  279. chnlgroup = 0;
  280. writeval =
  281. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
  282. [index + (rf ? 8 : 0)]
  283. + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
  284. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  285. "RTK better performance, writeval rf(%c) = 0x%x\n",
  286. ((rf == 0) ? 'A' : 'B'), writeval);
  287. break;
  288. }
  289. if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
  290. writeval = writeval - 0x06060606;
  291. else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
  292. TXHIGHPWRLEVEL_BT2)
  293. writeval = writeval - 0x0c0c0c0c;
  294. *(p_outwriteval + rf) = writeval;
  295. }
  296. }
  297. static void _rtl88e_write_ofdm_power_reg(struct ieee80211_hw *hw,
  298. u8 index, u32 *value)
  299. {
  300. struct rtl_priv *rtlpriv = rtl_priv(hw);
  301. u16 regoffset_a[6] = {
  302. RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
  303. RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
  304. RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
  305. };
  306. u16 regoffset_b[6] = {
  307. RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
  308. RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
  309. RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
  310. };
  311. u8 i, rf, pwr_val[4];
  312. u32 writeval;
  313. u16 regoffset;
  314. for (rf = 0; rf < 2; rf++) {
  315. writeval = value[rf];
  316. for (i = 0; i < 4; i++) {
  317. pwr_val[i] = (u8)((writeval & (0x7f <<
  318. (i * 8))) >> (i * 8));
  319. if (pwr_val[i] > RF6052_MAX_TX_PWR)
  320. pwr_val[i] = RF6052_MAX_TX_PWR;
  321. }
  322. writeval = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
  323. (pwr_val[1] << 8) | pwr_val[0];
  324. if (rf == 0)
  325. regoffset = regoffset_a[index];
  326. else
  327. regoffset = regoffset_b[index];
  328. rtl_set_bbreg(hw, regoffset, MASKDWORD, writeval);
  329. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  330. "Set 0x%x = %08x\n", regoffset, writeval);
  331. }
  332. }
  333. void rtl88e_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
  334. u8 *ppowerlevel_ofdm,
  335. u8 *ppowerlevel_bw20,
  336. u8 *ppowerlevel_bw40, u8 channel)
  337. {
  338. u32 writeval[2], powerbase0[2], powerbase1[2];
  339. u8 index;
  340. u8 direction;
  341. u32 pwrtrac_value;
  342. rtl88e_phy_get_power_base(hw, ppowerlevel_ofdm,
  343. ppowerlevel_bw20, ppowerlevel_bw40,
  344. channel, &powerbase0[0], &powerbase1[0]);
  345. rtl88e_dm_txpower_track_adjust(hw, 1, &direction, &pwrtrac_value);
  346. for (index = 0; index < 6; index++) {
  347. _rtl88e_get_txpower_writeval_by_regulatory(hw,
  348. channel, index,
  349. &powerbase0[0],
  350. &powerbase1[0],
  351. &writeval[0]);
  352. if (direction == 1) {
  353. writeval[0] += pwrtrac_value;
  354. writeval[1] += pwrtrac_value;
  355. } else if (direction == 2) {
  356. writeval[0] -= pwrtrac_value;
  357. writeval[1] -= pwrtrac_value;
  358. }
  359. _rtl88e_write_ofdm_power_reg(hw, index, &writeval[0]);
  360. }
  361. }
  362. bool rtl88e_phy_rf6052_config(struct ieee80211_hw *hw)
  363. {
  364. struct rtl_priv *rtlpriv = rtl_priv(hw);
  365. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  366. if (rtlphy->rf_type == RF_1T1R)
  367. rtlphy->num_total_rfpath = 1;
  368. else
  369. rtlphy->num_total_rfpath = 2;
  370. return _rtl88e_phy_rf6052_config_parafile(hw);
  371. }
  372. static bool _rtl88e_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. struct rtl_phy *rtlphy = &rtlpriv->phy;
  376. u32 u4_regvalue = 0;
  377. u8 rfpath;
  378. bool rtstatus = true;
  379. struct bb_reg_def *pphyreg;
  380. for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
  381. pphyreg = &rtlphy->phyreg_def[rfpath];
  382. switch (rfpath) {
  383. case RF90_PATH_A:
  384. case RF90_PATH_C:
  385. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  386. BRFSI_RFENV);
  387. break;
  388. case RF90_PATH_B:
  389. case RF90_PATH_D:
  390. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  391. BRFSI_RFENV << 16);
  392. break;
  393. }
  394. rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
  395. udelay(1);
  396. rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
  397. udelay(1);
  398. rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
  399. B3WIREADDREAALENGTH, 0x0);
  400. udelay(1);
  401. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
  402. udelay(1);
  403. switch (rfpath) {
  404. case RF90_PATH_A:
  405. rtstatus = rtl88e_phy_config_rf_with_headerfile(hw,
  406. (enum radio_path)rfpath);
  407. break;
  408. case RF90_PATH_B:
  409. rtstatus = rtl88e_phy_config_rf_with_headerfile(hw,
  410. (enum radio_path)rfpath);
  411. break;
  412. case RF90_PATH_C:
  413. break;
  414. case RF90_PATH_D:
  415. break;
  416. }
  417. switch (rfpath) {
  418. case RF90_PATH_A:
  419. case RF90_PATH_C:
  420. rtl_set_bbreg(hw, pphyreg->rfintfs,
  421. BRFSI_RFENV, u4_regvalue);
  422. break;
  423. case RF90_PATH_B:
  424. case RF90_PATH_D:
  425. rtl_set_bbreg(hw, pphyreg->rfintfs,
  426. BRFSI_RFENV << 16, u4_regvalue);
  427. break;
  428. }
  429. if (rtstatus != true) {
  430. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  431. "Radio[%d] Fail!!\n", rfpath);
  432. return false;
  433. }
  434. }
  435. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "\n");
  436. return rtstatus;
  437. }