rtl8xxxu_8723b.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690
  1. /*
  2. * RTL8XXXU mac80211 USB driver - 8723b specific subdriver
  3. *
  4. * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
  5. *
  6. * Portions, notably calibration code:
  7. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  8. *
  9. * This driver was written as a replacement for the vendor provided
  10. * rtl8723au driver. As the Realtek 8xxx chips are very similar in
  11. * their programming interface, I have started adding support for
  12. * additional 8xxx chips like the 8192cu, 8188cus, etc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of version 2 of the GNU General Public License as
  16. * published by the Free Software Foundation.
  17. *
  18. * This program is distributed in the hope that it will be useful, but WITHOUT
  19. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  20. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  21. * more details.
  22. */
  23. #include <linux/init.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sched.h>
  26. #include <linux/errno.h>
  27. #include <linux/slab.h>
  28. #include <linux/module.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/list.h>
  31. #include <linux/usb.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/wireless.h>
  36. #include <linux/firmware.h>
  37. #include <linux/moduleparam.h>
  38. #include <net/mac80211.h>
  39. #include "rtl8xxxu.h"
  40. #include "rtl8xxxu_regs.h"
  41. static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
  42. {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
  43. {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
  44. {0x430, 0x00}, {0x431, 0x00},
  45. {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
  46. {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
  47. {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
  48. {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
  49. {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
  50. {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
  51. {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
  52. {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
  53. {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
  54. {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
  55. {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
  56. {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
  57. {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
  58. {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
  59. {0x516, 0x0a}, {0x525, 0x4f},
  60. {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
  61. {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
  62. {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
  63. {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
  64. {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
  65. {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
  66. {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
  67. {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
  68. {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
  69. {0xffff, 0xff},
  70. };
  71. static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
  72. {0x800, 0x80040000}, {0x804, 0x00000003},
  73. {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
  74. {0x810, 0x10001331}, {0x814, 0x020c3d10},
  75. {0x818, 0x02200385}, {0x81c, 0x00000000},
  76. {0x820, 0x01000100}, {0x824, 0x00190204},
  77. {0x828, 0x00000000}, {0x82c, 0x00000000},
  78. {0x830, 0x00000000}, {0x834, 0x00000000},
  79. {0x838, 0x00000000}, {0x83c, 0x00000000},
  80. {0x840, 0x00010000}, {0x844, 0x00000000},
  81. {0x848, 0x00000000}, {0x84c, 0x00000000},
  82. {0x850, 0x00000000}, {0x854, 0x00000000},
  83. {0x858, 0x569a11a9}, {0x85c, 0x01000014},
  84. {0x860, 0x66f60110}, {0x864, 0x061f0649},
  85. {0x868, 0x00000000}, {0x86c, 0x27272700},
  86. {0x870, 0x07000760}, {0x874, 0x25004000},
  87. {0x878, 0x00000808}, {0x87c, 0x00000000},
  88. {0x880, 0xb0000c1c}, {0x884, 0x00000001},
  89. {0x888, 0x00000000}, {0x88c, 0xccc000c0},
  90. {0x890, 0x00000800}, {0x894, 0xfffffffe},
  91. {0x898, 0x40302010}, {0x89c, 0x00706050},
  92. {0x900, 0x00000000}, {0x904, 0x00000023},
  93. {0x908, 0x00000000}, {0x90c, 0x81121111},
  94. {0x910, 0x00000002}, {0x914, 0x00000201},
  95. {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
  96. {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
  97. {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
  98. {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
  99. {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
  100. {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
  101. {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
  102. {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
  103. {0xa80, 0x21806490}, {0xb2c, 0x00000000},
  104. {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
  105. {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
  106. {0xc10, 0x08800000}, {0xc14, 0x40000100},
  107. {0xc18, 0x08800000}, {0xc1c, 0x40000100},
  108. {0xc20, 0x00000000}, {0xc24, 0x00000000},
  109. {0xc28, 0x00000000}, {0xc2c, 0x00000000},
  110. {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
  111. {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
  112. {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
  113. {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
  114. {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
  115. {0xc58, 0x00013149}, {0xc5c, 0x00250492},
  116. {0xc60, 0x00000000}, {0xc64, 0x7112848b},
  117. {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
  118. {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
  119. {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
  120. {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
  121. {0xc88, 0x40000100}, {0xc8c, 0x20200000},
  122. {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
  123. {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
  124. {0xca0, 0x00000000}, {0xca4, 0x000300a0},
  125. {0xca8, 0x00000000}, {0xcac, 0x00000000},
  126. {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
  127. {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
  128. {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
  129. {0xcc8, 0x00000000}, {0xccc, 0x00000000},
  130. {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
  131. {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
  132. {0xce0, 0x00222222}, {0xce4, 0x00000000},
  133. {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
  134. {0xd00, 0x00000740}, {0xd04, 0x40020401},
  135. {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
  136. {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
  137. {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
  138. {0xd30, 0x00000000}, {0xd34, 0x80608000},
  139. {0xd38, 0x00000000}, {0xd3c, 0x00127353},
  140. {0xd40, 0x00000000}, {0xd44, 0x00000000},
  141. {0xd48, 0x00000000}, {0xd4c, 0x00000000},
  142. {0xd50, 0x6437140a}, {0xd54, 0x00000000},
  143. {0xd58, 0x00000282}, {0xd5c, 0x30032064},
  144. {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
  145. {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
  146. {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
  147. {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
  148. {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
  149. {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
  150. {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
  151. {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
  152. {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
  153. {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
  154. {0xe44, 0x01004800}, {0xe48, 0xfb000000},
  155. {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
  156. {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
  157. {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
  158. {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
  159. {0xe70, 0x00c00096}, {0xe74, 0x01000056},
  160. {0xe78, 0x01000014}, {0xe7c, 0x01000056},
  161. {0xe80, 0x01000014}, {0xe84, 0x00c00096},
  162. {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
  163. {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
  164. {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
  165. {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
  166. {0xf14, 0x00000003}, {0xf4c, 0x00000000},
  167. {0xf00, 0x00000300},
  168. {0x820, 0x01000100}, {0x800, 0x83040000},
  169. {0xffff, 0xffffffff},
  170. };
  171. static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
  172. {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
  173. {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
  174. {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
  175. {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
  176. {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
  177. {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
  178. {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
  179. {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
  180. {0xc78, 0xed100001}, {0xc78, 0xec110001},
  181. {0xc78, 0xeb120001}, {0xc78, 0xea130001},
  182. {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
  183. {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
  184. {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
  185. {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
  186. {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
  187. {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
  188. {0xc78, 0x65200001}, {0xc78, 0x64210001},
  189. {0xc78, 0x63220001}, {0xc78, 0x4a230001},
  190. {0xc78, 0x49240001}, {0xc78, 0x48250001},
  191. {0xc78, 0x47260001}, {0xc78, 0x46270001},
  192. {0xc78, 0x45280001}, {0xc78, 0x44290001},
  193. {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
  194. {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
  195. {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
  196. {0xc78, 0x0a300001}, {0xc78, 0x09310001},
  197. {0xc78, 0x08320001}, {0xc78, 0x07330001},
  198. {0xc78, 0x06340001}, {0xc78, 0x05350001},
  199. {0xc78, 0x04360001}, {0xc78, 0x03370001},
  200. {0xc78, 0x02380001}, {0xc78, 0x01390001},
  201. {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
  202. {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
  203. {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
  204. {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
  205. {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
  206. {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
  207. {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
  208. {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
  209. {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
  210. {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
  211. {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
  212. {0xc78, 0xec500001}, {0xc78, 0xeb510001},
  213. {0xc78, 0xea520001}, {0xc78, 0xe9530001},
  214. {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
  215. {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
  216. {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
  217. {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
  218. {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
  219. {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
  220. {0xc78, 0x65600001}, {0xc78, 0x64610001},
  221. {0xc78, 0x63620001}, {0xc78, 0x62630001},
  222. {0xc78, 0x61640001}, {0xc78, 0x48650001},
  223. {0xc78, 0x47660001}, {0xc78, 0x46670001},
  224. {0xc78, 0x45680001}, {0xc78, 0x44690001},
  225. {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
  226. {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
  227. {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
  228. {0xc78, 0x24700001}, {0xc78, 0x09710001},
  229. {0xc78, 0x08720001}, {0xc78, 0x07730001},
  230. {0xc78, 0x06740001}, {0xc78, 0x05750001},
  231. {0xc78, 0x04760001}, {0xc78, 0x03770001},
  232. {0xc78, 0x02780001}, {0xc78, 0x01790001},
  233. {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
  234. {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
  235. {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
  236. {0xc50, 0x69553422},
  237. {0xc50, 0x69553420},
  238. {0x824, 0x00390204},
  239. {0xffff, 0xffffffff}
  240. };
  241. static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
  242. {0x00, 0x00010000}, {0xb0, 0x000dffe0},
  243. {0xfe, 0x00000000}, {0xfe, 0x00000000},
  244. {0xfe, 0x00000000}, {0xb1, 0x00000018},
  245. {0xfe, 0x00000000}, {0xfe, 0x00000000},
  246. {0xfe, 0x00000000}, {0xb2, 0x00084c00},
  247. {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
  248. {0xb7, 0x00000010}, {0xb8, 0x0000907f},
  249. {0x5c, 0x00000002}, {0x7c, 0x00000002},
  250. {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
  251. {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
  252. {0x1e, 0x00000000}, {0xdf, 0x00000780},
  253. {0x50, 0x00067435},
  254. /*
  255. * The 8723bu vendor driver indicates that bit 8 should be set in
  256. * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
  257. * they never actually check the package type - and just default
  258. * to not setting it.
  259. */
  260. {0x51, 0x0006b04e},
  261. {0x52, 0x000007d2}, {0x53, 0x00000000},
  262. {0x54, 0x00050400}, {0x55, 0x0004026e},
  263. {0xdd, 0x0000004c}, {0x70, 0x00067435},
  264. /*
  265. * 0x71 has same package type condition as for register 0x51
  266. */
  267. {0x71, 0x0006b04e},
  268. {0x72, 0x000007d2}, {0x73, 0x00000000},
  269. {0x74, 0x00050400}, {0x75, 0x0004026e},
  270. {0xef, 0x00000100}, {0x34, 0x0000add7},
  271. {0x35, 0x00005c00}, {0x34, 0x00009dd4},
  272. {0x35, 0x00005000}, {0x34, 0x00008dd1},
  273. {0x35, 0x00004400}, {0x34, 0x00007dce},
  274. {0x35, 0x00003800}, {0x34, 0x00006cd1},
  275. {0x35, 0x00004400}, {0x34, 0x00005cce},
  276. {0x35, 0x00003800}, {0x34, 0x000048ce},
  277. {0x35, 0x00004400}, {0x34, 0x000034ce},
  278. {0x35, 0x00003800}, {0x34, 0x00002451},
  279. {0x35, 0x00004400}, {0x34, 0x0000144e},
  280. {0x35, 0x00003800}, {0x34, 0x00000051},
  281. {0x35, 0x00004400}, {0xef, 0x00000000},
  282. {0xef, 0x00000100}, {0xed, 0x00000010},
  283. {0x44, 0x0000add7}, {0x44, 0x00009dd4},
  284. {0x44, 0x00008dd1}, {0x44, 0x00007dce},
  285. {0x44, 0x00006cc1}, {0x44, 0x00005cce},
  286. {0x44, 0x000044d1}, {0x44, 0x000034ce},
  287. {0x44, 0x00002451}, {0x44, 0x0000144e},
  288. {0x44, 0x00000051}, {0xef, 0x00000000},
  289. {0xed, 0x00000000}, {0x7f, 0x00020080},
  290. {0xef, 0x00002000}, {0x3b, 0x000380ef},
  291. {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
  292. {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
  293. {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
  294. {0x3b, 0x00000900}, {0xef, 0x00000000},
  295. {0xed, 0x00000001}, {0x40, 0x000380ef},
  296. {0x40, 0x000302fe}, {0x40, 0x00028ce6},
  297. {0x40, 0x000200bc}, {0x40, 0x000188a5},
  298. {0x40, 0x00010fbc}, {0x40, 0x00008f71},
  299. {0x40, 0x00000900}, {0xed, 0x00000000},
  300. {0x82, 0x00080000}, {0x83, 0x00008000},
  301. {0x84, 0x00048d80}, {0x85, 0x00068000},
  302. {0xa2, 0x00080000}, {0xa3, 0x00008000},
  303. {0xa4, 0x00048d80}, {0xa5, 0x00068000},
  304. {0xed, 0x00000002}, {0xef, 0x00000002},
  305. {0x56, 0x00000032}, {0x76, 0x00000032},
  306. {0x01, 0x00000780},
  307. {0xff, 0xffffffff}
  308. };
  309. static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
  310. {
  311. struct h2c_cmd h2c;
  312. int reqnum = 0;
  313. memset(&h2c, 0, sizeof(struct h2c_cmd));
  314. h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
  315. h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
  316. h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
  317. h2c.bt_mp_oper.data = data;
  318. rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
  319. reqnum++;
  320. memset(&h2c, 0, sizeof(struct h2c_cmd));
  321. h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
  322. h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
  323. h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
  324. h2c.bt_mp_oper.addr = reg;
  325. rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
  326. }
  327. static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
  328. {
  329. u8 val8;
  330. u16 sys_func;
  331. val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
  332. val8 &= ~BIT(1);
  333. rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
  334. val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
  335. val8 &= ~BIT(0);
  336. rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
  337. sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
  338. sys_func &= ~SYS_FUNC_CPU_ENABLE;
  339. rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
  340. val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
  341. val8 &= ~BIT(1);
  342. rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
  343. val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
  344. val8 |= BIT(0);
  345. rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
  346. sys_func |= SYS_FUNC_CPU_ENABLE;
  347. rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
  348. }
  349. static void
  350. rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
  351. {
  352. u32 val32, ofdm, mcs;
  353. u8 cck, ofdmbase, mcsbase;
  354. int group, tx_idx;
  355. tx_idx = 0;
  356. group = rtl8xxxu_gen2_channel_to_group(channel);
  357. cck = priv->cck_tx_power_index_B[group];
  358. val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
  359. val32 &= 0xffff00ff;
  360. val32 |= (cck << 8);
  361. rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
  362. val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
  363. val32 &= 0xff;
  364. val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
  365. rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
  366. ofdmbase = priv->ht40_1s_tx_power_index_B[group];
  367. ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
  368. ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
  369. rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
  370. rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
  371. mcsbase = priv->ht40_1s_tx_power_index_B[group];
  372. if (ht40)
  373. mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
  374. else
  375. mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
  376. mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
  377. rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
  378. rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
  379. }
  380. static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
  381. {
  382. struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
  383. int i;
  384. if (efuse->rtl_id != cpu_to_le16(0x8129))
  385. return -EINVAL;
  386. ether_addr_copy(priv->mac_addr, efuse->mac_addr);
  387. memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
  388. sizeof(efuse->tx_power_index_A.cck_base));
  389. memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
  390. sizeof(efuse->tx_power_index_B.cck_base));
  391. memcpy(priv->ht40_1s_tx_power_index_A,
  392. efuse->tx_power_index_A.ht40_base,
  393. sizeof(efuse->tx_power_index_A.ht40_base));
  394. memcpy(priv->ht40_1s_tx_power_index_B,
  395. efuse->tx_power_index_B.ht40_base,
  396. sizeof(efuse->tx_power_index_B.ht40_base));
  397. priv->ofdm_tx_power_diff[0].a =
  398. efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
  399. priv->ofdm_tx_power_diff[0].b =
  400. efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
  401. priv->ht20_tx_power_diff[0].a =
  402. efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
  403. priv->ht20_tx_power_diff[0].b =
  404. efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
  405. priv->ht40_tx_power_diff[0].a = 0;
  406. priv->ht40_tx_power_diff[0].b = 0;
  407. for (i = 1; i < RTL8723B_TX_COUNT; i++) {
  408. priv->ofdm_tx_power_diff[i].a =
  409. efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
  410. priv->ofdm_tx_power_diff[i].b =
  411. efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
  412. priv->ht20_tx_power_diff[i].a =
  413. efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
  414. priv->ht20_tx_power_diff[i].b =
  415. efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
  416. priv->ht40_tx_power_diff[i].a =
  417. efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
  418. priv->ht40_tx_power_diff[i].b =
  419. efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
  420. }
  421. priv->has_xtalk = 1;
  422. priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
  423. dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
  424. dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
  425. if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
  426. int i;
  427. unsigned char *raw = priv->efuse_wifi.raw;
  428. dev_info(&priv->udev->dev,
  429. "%s: dumping efuse (0x%02zx bytes):\n",
  430. __func__, sizeof(struct rtl8723bu_efuse));
  431. for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8)
  432. dev_info(&priv->udev->dev, "%02x: %8ph\n", i, &raw[i]);
  433. }
  434. return 0;
  435. }
  436. static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
  437. {
  438. char *fw_name;
  439. int ret;
  440. if (priv->enable_bluetooth)
  441. fw_name = "rtlwifi/rtl8723bu_bt.bin";
  442. else
  443. fw_name = "rtlwifi/rtl8723bu_nic.bin";
  444. ret = rtl8xxxu_load_firmware(priv, fw_name);
  445. return ret;
  446. }
  447. static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
  448. {
  449. u8 val8;
  450. u16 val16;
  451. val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
  452. val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
  453. rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
  454. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
  455. /* 6. 0x1f[7:0] = 0x07 */
  456. val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
  457. rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
  458. /* Why? */
  459. rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
  460. rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
  461. rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
  462. rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
  463. }
  464. static int rtl8723bu_init_phy_rf(struct rtl8xxxu_priv *priv)
  465. {
  466. int ret;
  467. ret = rtl8xxxu_init_phy_rf(priv, rtl8723bu_radioa_1t_init_table, RF_A);
  468. /*
  469. * PHY LCK
  470. */
  471. rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
  472. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
  473. msleep(200);
  474. rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
  475. return ret;
  476. }
  477. static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
  478. {
  479. u32 val32;
  480. val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
  481. val32 &= ~(BIT(20) | BIT(24));
  482. rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
  483. val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
  484. val32 &= ~BIT(4);
  485. rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
  486. val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
  487. val32 |= BIT(3);
  488. rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
  489. val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
  490. val32 |= BIT(24);
  491. rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
  492. val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
  493. val32 &= ~BIT(23);
  494. rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
  495. val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
  496. val32 |= (BIT(0) | BIT(1));
  497. rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
  498. val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
  499. val32 &= 0xffffff00;
  500. val32 |= 0x77;
  501. rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
  502. val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
  503. val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
  504. rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
  505. }
  506. static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
  507. {
  508. u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
  509. int result = 0;
  510. path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
  511. /*
  512. * Leave IQK mode
  513. */
  514. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  515. val32 &= 0x000000ff;
  516. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  517. /*
  518. * Enable path A PA in TX IQK mode
  519. */
  520. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
  521. val32 |= 0x80000;
  522. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
  523. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
  524. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
  525. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
  526. /*
  527. * Tx IQK setting
  528. */
  529. rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
  530. rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
  531. /* path-A IQK setting */
  532. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
  533. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
  534. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
  535. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
  536. rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
  537. rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
  538. rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
  539. rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
  540. /* LO calibration setting */
  541. rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
  542. /*
  543. * Enter IQK mode
  544. */
  545. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  546. val32 &= 0x000000ff;
  547. val32 |= 0x80800000;
  548. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  549. /*
  550. * The vendor driver indicates the USB module is always using
  551. * S0S1 path 1 for the 8723bu. This may be different for 8192eu
  552. */
  553. if (priv->rf_paths > 1)
  554. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
  555. else
  556. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
  557. /*
  558. * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
  559. * No trace of this in the 8192eu or 8188eu vendor drivers.
  560. */
  561. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
  562. /* One shot, path A LOK & IQK */
  563. rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
  564. rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
  565. mdelay(1);
  566. /* Restore Ant Path */
  567. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
  568. #ifdef RTL8723BU_BT
  569. /* GNT_BT = 1 */
  570. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
  571. #endif
  572. /*
  573. * Leave IQK mode
  574. */
  575. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  576. val32 &= 0x000000ff;
  577. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  578. /* Check failed */
  579. reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
  580. reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
  581. reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
  582. val32 = (reg_e9c >> 16) & 0x3ff;
  583. if (val32 & 0x200)
  584. val32 = 0x400 - val32;
  585. if (!(reg_eac & BIT(28)) &&
  586. ((reg_e94 & 0x03ff0000) != 0x01420000) &&
  587. ((reg_e9c & 0x03ff0000) != 0x00420000) &&
  588. ((reg_e94 & 0x03ff0000) < 0x01100000) &&
  589. ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
  590. val32 < 0xf)
  591. result |= 0x01;
  592. else /* If TX not OK, ignore RX */
  593. goto out;
  594. out:
  595. return result;
  596. }
  597. static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
  598. {
  599. u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
  600. int result = 0;
  601. path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
  602. /*
  603. * Leave IQK mode
  604. */
  605. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  606. val32 &= 0x000000ff;
  607. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  608. /*
  609. * Enable path A PA in TX IQK mode
  610. */
  611. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
  612. val32 |= 0x80000;
  613. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
  614. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
  615. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
  616. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
  617. /*
  618. * Tx IQK setting
  619. */
  620. rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
  621. rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
  622. /* path-A IQK setting */
  623. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
  624. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
  625. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
  626. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
  627. rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
  628. rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
  629. rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
  630. rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
  631. /* LO calibration setting */
  632. rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
  633. /*
  634. * Enter IQK mode
  635. */
  636. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  637. val32 &= 0x000000ff;
  638. val32 |= 0x80800000;
  639. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  640. /*
  641. * The vendor driver indicates the USB module is always using
  642. * S0S1 path 1 for the 8723bu. This may be different for 8192eu
  643. */
  644. if (priv->rf_paths > 1)
  645. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
  646. else
  647. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
  648. /*
  649. * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
  650. * No trace of this in the 8192eu or 8188eu vendor drivers.
  651. */
  652. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
  653. /* One shot, path A LOK & IQK */
  654. rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
  655. rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
  656. mdelay(1);
  657. /* Restore Ant Path */
  658. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
  659. #ifdef RTL8723BU_BT
  660. /* GNT_BT = 1 */
  661. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
  662. #endif
  663. /*
  664. * Leave IQK mode
  665. */
  666. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  667. val32 &= 0x000000ff;
  668. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  669. /* Check failed */
  670. reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
  671. reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
  672. reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
  673. val32 = (reg_e9c >> 16) & 0x3ff;
  674. if (val32 & 0x200)
  675. val32 = 0x400 - val32;
  676. if (!(reg_eac & BIT(28)) &&
  677. ((reg_e94 & 0x03ff0000) != 0x01420000) &&
  678. ((reg_e9c & 0x03ff0000) != 0x00420000) &&
  679. ((reg_e94 & 0x03ff0000) < 0x01100000) &&
  680. ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
  681. val32 < 0xf)
  682. result |= 0x01;
  683. else /* If TX not OK, ignore RX */
  684. goto out;
  685. val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
  686. ((reg_e9c & 0x3ff0000) >> 16);
  687. rtl8xxxu_write32(priv, REG_TX_IQK, val32);
  688. /*
  689. * Modify RX IQK mode
  690. */
  691. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  692. val32 &= 0x000000ff;
  693. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  694. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
  695. val32 |= 0x80000;
  696. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
  697. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
  698. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
  699. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
  700. /*
  701. * PA, PAD setting
  702. */
  703. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
  704. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
  705. /*
  706. * RX IQK setting
  707. */
  708. rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
  709. /* path-A IQK setting */
  710. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
  711. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
  712. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
  713. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
  714. rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
  715. rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
  716. rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
  717. rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
  718. /* LO calibration setting */
  719. rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
  720. /*
  721. * Enter IQK mode
  722. */
  723. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  724. val32 &= 0x000000ff;
  725. val32 |= 0x80800000;
  726. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  727. if (priv->rf_paths > 1)
  728. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
  729. else
  730. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
  731. /*
  732. * Disable BT
  733. */
  734. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
  735. /* One shot, path A LOK & IQK */
  736. rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
  737. rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
  738. mdelay(1);
  739. /* Restore Ant Path */
  740. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
  741. #ifdef RTL8723BU_BT
  742. /* GNT_BT = 1 */
  743. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
  744. #endif
  745. /*
  746. * Leave IQK mode
  747. */
  748. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  749. val32 &= 0x000000ff;
  750. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  751. /* Check failed */
  752. reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
  753. reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
  754. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
  755. val32 = (reg_eac >> 16) & 0x3ff;
  756. if (val32 & 0x200)
  757. val32 = 0x400 - val32;
  758. if (!(reg_eac & BIT(27)) &&
  759. ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
  760. ((reg_eac & 0x03ff0000) != 0x00360000) &&
  761. ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
  762. ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
  763. val32 < 0xf)
  764. result |= 0x02;
  765. else /* If TX not OK, ignore RX */
  766. goto out;
  767. out:
  768. return result;
  769. }
  770. static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
  771. int result[][8], int t)
  772. {
  773. struct device *dev = &priv->udev->dev;
  774. u32 i, val32;
  775. int path_a_ok /*, path_b_ok */;
  776. int retry = 2;
  777. const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
  778. REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
  779. REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
  780. REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
  781. REG_TX_OFDM_BBON, REG_TX_TO_RX,
  782. REG_TX_TO_TX, REG_RX_CCK,
  783. REG_RX_OFDM, REG_RX_WAIT_RIFS,
  784. REG_RX_TO_RX, REG_STANDBY,
  785. REG_SLEEP, REG_PMPD_ANAEN
  786. };
  787. const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
  788. REG_TXPAUSE, REG_BEACON_CTRL,
  789. REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
  790. };
  791. const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
  792. REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
  793. REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
  794. REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
  795. REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
  796. };
  797. u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
  798. u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
  799. /*
  800. * Note: IQ calibration must be performed after loading
  801. * PHY_REG.txt , and radio_a, radio_b.txt
  802. */
  803. if (t == 0) {
  804. /* Save ADDA parameters, turn Path A ADDA on */
  805. rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
  806. RTL8XXXU_ADDA_REGS);
  807. rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
  808. rtl8xxxu_save_regs(priv, iqk_bb_regs,
  809. priv->bb_backup, RTL8XXXU_BB_REGS);
  810. }
  811. rtl8xxxu_path_adda_on(priv, adda_regs, true);
  812. /* MAC settings */
  813. rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
  814. val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
  815. val32 |= 0x0f000000;
  816. rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
  817. rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
  818. rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
  819. rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
  820. /*
  821. * RX IQ calibration setting for 8723B D cut large current issue
  822. * when leaving IPS
  823. */
  824. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  825. val32 &= 0x000000ff;
  826. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  827. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
  828. val32 |= 0x80000;
  829. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
  830. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
  831. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
  832. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
  833. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
  834. val32 |= 0x20;
  835. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
  836. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
  837. for (i = 0; i < retry; i++) {
  838. path_a_ok = rtl8723bu_iqk_path_a(priv);
  839. if (path_a_ok == 0x01) {
  840. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  841. val32 &= 0x000000ff;
  842. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  843. val32 = rtl8xxxu_read32(priv,
  844. REG_TX_POWER_BEFORE_IQK_A);
  845. result[t][0] = (val32 >> 16) & 0x3ff;
  846. val32 = rtl8xxxu_read32(priv,
  847. REG_TX_POWER_AFTER_IQK_A);
  848. result[t][1] = (val32 >> 16) & 0x3ff;
  849. break;
  850. }
  851. }
  852. if (!path_a_ok)
  853. dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
  854. for (i = 0; i < retry; i++) {
  855. path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
  856. if (path_a_ok == 0x03) {
  857. val32 = rtl8xxxu_read32(priv,
  858. REG_RX_POWER_BEFORE_IQK_A_2);
  859. result[t][2] = (val32 >> 16) & 0x3ff;
  860. val32 = rtl8xxxu_read32(priv,
  861. REG_RX_POWER_AFTER_IQK_A_2);
  862. result[t][3] = (val32 >> 16) & 0x3ff;
  863. break;
  864. }
  865. }
  866. if (!path_a_ok)
  867. dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
  868. if (priv->tx_paths > 1) {
  869. #if 1
  870. dev_warn(dev, "%s: Path B not supported\n", __func__);
  871. #else
  872. /*
  873. * Path A into standby
  874. */
  875. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  876. val32 &= 0x000000ff;
  877. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  878. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
  879. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  880. val32 &= 0x000000ff;
  881. val32 |= 0x80800000;
  882. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  883. /* Turn Path B ADDA on */
  884. rtl8xxxu_path_adda_on(priv, adda_regs, false);
  885. for (i = 0; i < retry; i++) {
  886. path_b_ok = rtl8xxxu_iqk_path_b(priv);
  887. if (path_b_ok == 0x03) {
  888. val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
  889. result[t][4] = (val32 >> 16) & 0x3ff;
  890. val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
  891. result[t][5] = (val32 >> 16) & 0x3ff;
  892. break;
  893. }
  894. }
  895. if (!path_b_ok)
  896. dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
  897. for (i = 0; i < retry; i++) {
  898. path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
  899. if (path_a_ok == 0x03) {
  900. val32 = rtl8xxxu_read32(priv,
  901. REG_RX_POWER_BEFORE_IQK_B_2);
  902. result[t][6] = (val32 >> 16) & 0x3ff;
  903. val32 = rtl8xxxu_read32(priv,
  904. REG_RX_POWER_AFTER_IQK_B_2);
  905. result[t][7] = (val32 >> 16) & 0x3ff;
  906. break;
  907. }
  908. }
  909. if (!path_b_ok)
  910. dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
  911. #endif
  912. }
  913. /* Back to BB mode, load original value */
  914. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  915. val32 &= 0x000000ff;
  916. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  917. if (t) {
  918. /* Reload ADDA power saving parameters */
  919. rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
  920. RTL8XXXU_ADDA_REGS);
  921. /* Reload MAC parameters */
  922. rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
  923. /* Reload BB parameters */
  924. rtl8xxxu_restore_regs(priv, iqk_bb_regs,
  925. priv->bb_backup, RTL8XXXU_BB_REGS);
  926. /* Restore RX initial gain */
  927. val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
  928. val32 &= 0xffffff00;
  929. rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
  930. rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
  931. if (priv->tx_paths > 1) {
  932. val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
  933. val32 &= 0xffffff00;
  934. rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
  935. val32 | 0x50);
  936. rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
  937. val32 | xb_agc);
  938. }
  939. /* Load 0xe30 IQC default value */
  940. rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
  941. rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
  942. }
  943. }
  944. static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
  945. {
  946. struct device *dev = &priv->udev->dev;
  947. int result[4][8]; /* last is final result */
  948. int i, candidate;
  949. bool path_a_ok, path_b_ok;
  950. u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
  951. u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  952. u32 val32, bt_control;
  953. s32 reg_tmp = 0;
  954. bool simu;
  955. rtl8xxxu_gen2_prepare_calibrate(priv, 1);
  956. memset(result, 0, sizeof(result));
  957. candidate = -1;
  958. path_a_ok = false;
  959. path_b_ok = false;
  960. bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
  961. for (i = 0; i < 3; i++) {
  962. rtl8723bu_phy_iqcalibrate(priv, result, i);
  963. if (i == 1) {
  964. simu = rtl8xxxu_gen2_simularity_compare(priv,
  965. result, 0, 1);
  966. if (simu) {
  967. candidate = 0;
  968. break;
  969. }
  970. }
  971. if (i == 2) {
  972. simu = rtl8xxxu_gen2_simularity_compare(priv,
  973. result, 0, 2);
  974. if (simu) {
  975. candidate = 0;
  976. break;
  977. }
  978. simu = rtl8xxxu_gen2_simularity_compare(priv,
  979. result, 1, 2);
  980. if (simu) {
  981. candidate = 1;
  982. } else {
  983. for (i = 0; i < 8; i++)
  984. reg_tmp += result[3][i];
  985. if (reg_tmp)
  986. candidate = 3;
  987. else
  988. candidate = -1;
  989. }
  990. }
  991. }
  992. for (i = 0; i < 4; i++) {
  993. reg_e94 = result[i][0];
  994. reg_e9c = result[i][1];
  995. reg_ea4 = result[i][2];
  996. reg_eac = result[i][3];
  997. reg_eb4 = result[i][4];
  998. reg_ebc = result[i][5];
  999. reg_ec4 = result[i][6];
  1000. reg_ecc = result[i][7];
  1001. }
  1002. if (candidate >= 0) {
  1003. reg_e94 = result[candidate][0];
  1004. priv->rege94 = reg_e94;
  1005. reg_e9c = result[candidate][1];
  1006. priv->rege9c = reg_e9c;
  1007. reg_ea4 = result[candidate][2];
  1008. reg_eac = result[candidate][3];
  1009. reg_eb4 = result[candidate][4];
  1010. priv->regeb4 = reg_eb4;
  1011. reg_ebc = result[candidate][5];
  1012. priv->regebc = reg_ebc;
  1013. reg_ec4 = result[candidate][6];
  1014. reg_ecc = result[candidate][7];
  1015. dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
  1016. dev_dbg(dev,
  1017. "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x ecc=%x\n",
  1018. __func__, reg_e94, reg_e9c,
  1019. reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
  1020. path_a_ok = true;
  1021. path_b_ok = true;
  1022. } else {
  1023. reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
  1024. reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
  1025. }
  1026. if (reg_e94 && candidate >= 0)
  1027. rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
  1028. candidate, (reg_ea4 == 0));
  1029. if (priv->tx_paths > 1 && reg_eb4)
  1030. rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
  1031. candidate, (reg_ec4 == 0));
  1032. rtl8xxxu_save_regs(priv, rtl8xxxu_iqk_phy_iq_bb_reg,
  1033. priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
  1034. rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
  1035. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
  1036. val32 |= 0x80000;
  1037. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
  1038. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
  1039. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
  1040. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
  1041. val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
  1042. val32 |= 0x20;
  1043. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
  1044. rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
  1045. if (priv->rf_paths > 1)
  1046. dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
  1047. rtl8xxxu_gen2_prepare_calibrate(priv, 0);
  1048. }
  1049. static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
  1050. {
  1051. u8 val8;
  1052. u16 val16;
  1053. u32 val32;
  1054. int count, ret = 0;
  1055. /* Turn off RF */
  1056. rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
  1057. /* Enable rising edge triggering interrupt */
  1058. val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
  1059. val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
  1060. rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
  1061. /* Release WLON reset 0x04[16]= 1*/
  1062. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1063. val32 |= APS_FSMCO_WLON_RESET;
  1064. rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
  1065. /* 0x0005[1] = 1 turn off MAC by HW state machine*/
  1066. val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
  1067. val8 |= BIT(1);
  1068. rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
  1069. for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
  1070. val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
  1071. if ((val8 & BIT(1)) == 0)
  1072. break;
  1073. udelay(10);
  1074. }
  1075. if (!count) {
  1076. dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
  1077. __func__);
  1078. ret = -EBUSY;
  1079. goto exit;
  1080. }
  1081. /* Enable BT control XTAL setting */
  1082. val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
  1083. val8 &= ~AFE_MISC_WL_XTAL_CTRL;
  1084. rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
  1085. /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
  1086. val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
  1087. val8 |= SYS_ISO_ANALOG_IPS;
  1088. rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
  1089. /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
  1090. val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
  1091. val8 &= ~LDOA15_ENABLE;
  1092. rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
  1093. exit:
  1094. return ret;
  1095. }
  1096. static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
  1097. {
  1098. u8 val8;
  1099. u32 val32;
  1100. int count, ret = 0;
  1101. /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
  1102. val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
  1103. val8 |= LDOA15_ENABLE;
  1104. rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
  1105. /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
  1106. val8 = rtl8xxxu_read8(priv, 0x0067);
  1107. val8 &= ~BIT(4);
  1108. rtl8xxxu_write8(priv, 0x0067, val8);
  1109. mdelay(1);
  1110. /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
  1111. val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
  1112. val8 &= ~SYS_ISO_ANALOG_IPS;
  1113. rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
  1114. /* Disable SW LPS 0x04[10]= 0 */
  1115. val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
  1116. val32 &= ~APS_FSMCO_SW_LPS;
  1117. rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
  1118. /* Wait until 0x04[17] = 1 power ready */
  1119. for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
  1120. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1121. if (val32 & BIT(17))
  1122. break;
  1123. udelay(10);
  1124. }
  1125. if (!count) {
  1126. ret = -EBUSY;
  1127. goto exit;
  1128. }
  1129. /* We should be able to optimize the following three entries into one */
  1130. /* Release WLON reset 0x04[16]= 1*/
  1131. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1132. val32 |= APS_FSMCO_WLON_RESET;
  1133. rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
  1134. /* Disable HWPDN 0x04[15]= 0*/
  1135. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1136. val32 &= ~APS_FSMCO_HW_POWERDOWN;
  1137. rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
  1138. /* Disable WL suspend*/
  1139. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1140. val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
  1141. rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
  1142. /* Set, then poll until 0 */
  1143. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1144. val32 |= APS_FSMCO_MAC_ENABLE;
  1145. rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
  1146. for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
  1147. val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
  1148. if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
  1149. ret = 0;
  1150. break;
  1151. }
  1152. udelay(10);
  1153. }
  1154. if (!count) {
  1155. ret = -EBUSY;
  1156. goto exit;
  1157. }
  1158. /* Enable WL control XTAL setting */
  1159. val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
  1160. val8 |= AFE_MISC_WL_XTAL_CTRL;
  1161. rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
  1162. /* Enable falling edge triggering interrupt */
  1163. val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
  1164. val8 |= BIT(1);
  1165. rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
  1166. /* Enable GPIO9 interrupt mode */
  1167. val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
  1168. val8 |= BIT(1);
  1169. rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
  1170. /* Enable GPIO9 input mode */
  1171. val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
  1172. val8 &= ~BIT(1);
  1173. rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
  1174. /* Enable HSISR GPIO[C:0] interrupt */
  1175. val8 = rtl8xxxu_read8(priv, REG_HSIMR);
  1176. val8 |= BIT(0);
  1177. rtl8xxxu_write8(priv, REG_HSIMR, val8);
  1178. /* Enable HSISR GPIO9 interrupt */
  1179. val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
  1180. val8 |= BIT(1);
  1181. rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
  1182. val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
  1183. val8 |= MULTI_WIFI_HW_ROF_EN;
  1184. rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
  1185. /* For GPIO9 internal pull high setting BIT(14) */
  1186. val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
  1187. val8 |= BIT(6);
  1188. rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
  1189. exit:
  1190. return ret;
  1191. }
  1192. static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
  1193. {
  1194. u8 val8;
  1195. u16 val16;
  1196. u32 val32;
  1197. int ret;
  1198. rtl8xxxu_disabled_to_emu(priv);
  1199. ret = rtl8723b_emu_to_active(priv);
  1200. if (ret)
  1201. goto exit;
  1202. /*
  1203. * Enable MAC DMA/WMAC/SCHEDULE/SEC block
  1204. * Set CR bit10 to enable 32k calibration.
  1205. */
  1206. val16 = rtl8xxxu_read16(priv, REG_CR);
  1207. val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
  1208. CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
  1209. CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
  1210. CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
  1211. CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
  1212. rtl8xxxu_write16(priv, REG_CR, val16);
  1213. /*
  1214. * BT coexist power on settings. This is identical for 1 and 2
  1215. * antenna parts.
  1216. */
  1217. rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
  1218. val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
  1219. val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
  1220. rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
  1221. rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
  1222. rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
  1223. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
  1224. /* Antenna inverse */
  1225. rtl8xxxu_write8(priv, 0xfe08, 0x01);
  1226. val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
  1227. val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
  1228. rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
  1229. val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
  1230. val32 |= LEDCFG0_DPDT_SELECT;
  1231. rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
  1232. val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
  1233. val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
  1234. rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
  1235. exit:
  1236. return ret;
  1237. }
  1238. static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
  1239. {
  1240. u8 val8;
  1241. u16 val16;
  1242. rtl8xxxu_flush_fifo(priv);
  1243. /*
  1244. * Disable TX report timer
  1245. */
  1246. val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
  1247. val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
  1248. rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
  1249. rtl8xxxu_write8(priv, REG_CR, 0x0000);
  1250. rtl8xxxu_active_to_lps(priv);
  1251. /* Reset Firmware if running in RAM */
  1252. if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
  1253. rtl8xxxu_firmware_self_reset(priv);
  1254. /* Reset MCU */
  1255. val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
  1256. val16 &= ~SYS_FUNC_CPU_ENABLE;
  1257. rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
  1258. /* Reset MCU ready status */
  1259. rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
  1260. rtl8723bu_active_to_emu(priv);
  1261. val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
  1262. val8 |= BIT(3); /* APS_FSMCO_HW_SUSPEND */
  1263. rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
  1264. /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
  1265. val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
  1266. val8 |= BIT(0);
  1267. rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
  1268. }
  1269. static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
  1270. {
  1271. struct h2c_cmd h2c;
  1272. u32 val32;
  1273. u8 val8;
  1274. val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
  1275. val32 |= (BIT(22) | BIT(23));
  1276. rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
  1277. /*
  1278. * No indication anywhere as to what 0x0790 does. The 2 antenna
  1279. * vendor code preserves bits 6-7 here.
  1280. */
  1281. rtl8xxxu_write8(priv, 0x0790, 0x05);
  1282. /*
  1283. * 0x0778 seems to be related to enabling the number of antennas
  1284. * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
  1285. * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
  1286. */
  1287. rtl8xxxu_write8(priv, 0x0778, 0x01);
  1288. val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
  1289. val8 |= BIT(5);
  1290. rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
  1291. rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
  1292. rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
  1293. /*
  1294. * Set BT grant to low
  1295. */
  1296. memset(&h2c, 0, sizeof(struct h2c_cmd));
  1297. h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
  1298. h2c.bt_grant.data = 0;
  1299. rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
  1300. /*
  1301. * WLAN action by PTA
  1302. */
  1303. rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
  1304. /*
  1305. * BT select S0/S1 controlled by WiFi
  1306. */
  1307. val8 = rtl8xxxu_read8(priv, 0x0067);
  1308. val8 |= BIT(5);
  1309. rtl8xxxu_write8(priv, 0x0067, val8);
  1310. val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
  1311. val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
  1312. rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
  1313. /*
  1314. * Bits 6/7 are marked in/out ... but for what?
  1315. */
  1316. rtl8xxxu_write8(priv, 0x0974, 0xff);
  1317. val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
  1318. val32 |= (BIT(0) | BIT(1));
  1319. rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
  1320. rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
  1321. val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
  1322. val32 &= ~BIT(24);
  1323. val32 |= BIT(23);
  1324. rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
  1325. /*
  1326. * Fix external switch Main->S1, Aux->S0
  1327. */
  1328. val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
  1329. val8 &= ~BIT(0);
  1330. rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
  1331. memset(&h2c, 0, sizeof(struct h2c_cmd));
  1332. h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
  1333. h2c.ant_sel_rsv.ant_inverse = 1;
  1334. h2c.ant_sel_rsv.int_switch_type = 0;
  1335. rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
  1336. /*
  1337. * 0x280, 0x00, 0x200, 0x80 - not clear
  1338. */
  1339. rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
  1340. /*
  1341. * Software control, antenna at WiFi side
  1342. */
  1343. #ifdef NEED_PS_TDMA
  1344. rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
  1345. #endif
  1346. rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
  1347. rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
  1348. rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
  1349. rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
  1350. memset(&h2c, 0, sizeof(struct h2c_cmd));
  1351. h2c.bt_info.cmd = H2C_8723B_BT_INFO;
  1352. h2c.bt_info.data = BIT(0);
  1353. rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
  1354. memset(&h2c, 0, sizeof(struct h2c_cmd));
  1355. h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
  1356. h2c.ignore_wlan.data = 0;
  1357. rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
  1358. }
  1359. static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
  1360. {
  1361. u32 agg_rx;
  1362. u8 agg_ctrl;
  1363. /*
  1364. * For now simply disable RX aggregation
  1365. */
  1366. agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
  1367. agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
  1368. agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
  1369. agg_rx &= ~RXDMA_USB_AGG_ENABLE;
  1370. agg_rx &= ~0xff0f;
  1371. rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
  1372. rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
  1373. }
  1374. static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
  1375. {
  1376. u32 val32;
  1377. /* Time duration for NHM unit: 4us, 0x2710=40ms */
  1378. rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
  1379. rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
  1380. rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
  1381. rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
  1382. /* TH8 */
  1383. val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
  1384. val32 |= 0xff;
  1385. rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
  1386. /* Enable CCK */
  1387. val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
  1388. val32 |= BIT(8) | BIT(9) | BIT(10);
  1389. rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
  1390. /* Max power amongst all RX antennas */
  1391. val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
  1392. val32 |= BIT(7);
  1393. rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
  1394. }
  1395. struct rtl8xxxu_fileops rtl8723bu_fops = {
  1396. .parse_efuse = rtl8723bu_parse_efuse,
  1397. .load_firmware = rtl8723bu_load_firmware,
  1398. .power_on = rtl8723bu_power_on,
  1399. .power_off = rtl8723bu_power_off,
  1400. .reset_8051 = rtl8723bu_reset_8051,
  1401. .llt_init = rtl8xxxu_auto_llt_table,
  1402. .init_phy_bb = rtl8723bu_init_phy_bb,
  1403. .init_phy_rf = rtl8723bu_init_phy_rf,
  1404. .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
  1405. .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
  1406. .config_channel = rtl8xxxu_gen2_config_channel,
  1407. .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
  1408. .init_aggregation = rtl8723bu_init_aggregation,
  1409. .init_statistics = rtl8723bu_init_statistics,
  1410. .enable_rf = rtl8723b_enable_rf,
  1411. .disable_rf = rtl8xxxu_gen2_disable_rf,
  1412. .usb_quirks = rtl8xxxu_gen2_usb_quirks,
  1413. .set_tx_power = rtl8723b_set_tx_power,
  1414. .update_rate_mask = rtl8xxxu_gen2_update_rate_mask,
  1415. .report_connect = rtl8xxxu_gen2_report_connect,
  1416. .fill_txdesc = rtl8xxxu_fill_txdesc_v2,
  1417. .writeN_block_size = 1024,
  1418. .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
  1419. .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
  1420. .has_s0s1 = 1,
  1421. .has_tx_report = 1,
  1422. .gen2_thermal_meter = 1,
  1423. .needs_full_init = 1,
  1424. .adda_1t_init = 0x01c00014,
  1425. .adda_1t_path_on = 0x01c00014,
  1426. .adda_2t_path_on_a = 0x01c00014,
  1427. .adda_2t_path_on_b = 0x01c00014,
  1428. .trxff_boundary = 0x3f7f,
  1429. .pbp_rx = PBP_PAGE_SIZE_256,
  1430. .pbp_tx = PBP_PAGE_SIZE_256,
  1431. .mactable = rtl8723b_mac_init_table,
  1432. .total_page_num = TX_TOTAL_PAGE_NUM_8723B,
  1433. .page_num_hi = TX_PAGE_NUM_HI_PQ_8723B,
  1434. .page_num_lo = TX_PAGE_NUM_LO_PQ_8723B,
  1435. .page_num_norm = TX_PAGE_NUM_NORM_PQ_8723B,
  1436. };