dxe.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /*
  2. * Copyright (c) 2013 Eugene Krasnikov <k.eugene.e@gmail.com>
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* DXE - DMA transfer engine
  17. * we have 2 channels(High prio and Low prio) for TX and 2 channels for RX.
  18. * through low channels data packets are transfered
  19. * through high channels managment packets are transfered
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/interrupt.h>
  23. #include <linux/soc/qcom/smem_state.h>
  24. #include "wcn36xx.h"
  25. #include "txrx.h"
  26. static void wcn36xx_ccu_write_register(struct wcn36xx *wcn, int addr, int data)
  27. {
  28. wcn36xx_dbg(WCN36XX_DBG_DXE,
  29. "wcn36xx_ccu_write_register: addr=%x, data=%x\n",
  30. addr, data);
  31. writel(data, wcn->ccu_base + addr);
  32. }
  33. static void wcn36xx_dxe_write_register(struct wcn36xx *wcn, int addr, int data)
  34. {
  35. wcn36xx_dbg(WCN36XX_DBG_DXE,
  36. "wcn36xx_dxe_write_register: addr=%x, data=%x\n",
  37. addr, data);
  38. writel(data, wcn->dxe_base + addr);
  39. }
  40. static void wcn36xx_dxe_read_register(struct wcn36xx *wcn, int addr, int *data)
  41. {
  42. *data = readl(wcn->dxe_base + addr);
  43. wcn36xx_dbg(WCN36XX_DBG_DXE,
  44. "wcn36xx_dxe_read_register: addr=%x, data=%x\n",
  45. addr, *data);
  46. }
  47. static void wcn36xx_dxe_free_ctl_block(struct wcn36xx_dxe_ch *ch)
  48. {
  49. struct wcn36xx_dxe_ctl *ctl = ch->head_blk_ctl, *next;
  50. int i;
  51. for (i = 0; i < ch->desc_num && ctl; i++) {
  52. next = ctl->next;
  53. kfree(ctl);
  54. ctl = next;
  55. }
  56. }
  57. static int wcn36xx_dxe_allocate_ctl_block(struct wcn36xx_dxe_ch *ch)
  58. {
  59. struct wcn36xx_dxe_ctl *prev_ctl = NULL;
  60. struct wcn36xx_dxe_ctl *cur_ctl = NULL;
  61. int i;
  62. spin_lock_init(&ch->lock);
  63. for (i = 0; i < ch->desc_num; i++) {
  64. cur_ctl = kzalloc(sizeof(*cur_ctl), GFP_KERNEL);
  65. if (!cur_ctl)
  66. goto out_fail;
  67. cur_ctl->ctl_blk_order = i;
  68. if (i == 0) {
  69. ch->head_blk_ctl = cur_ctl;
  70. ch->tail_blk_ctl = cur_ctl;
  71. } else if (ch->desc_num - 1 == i) {
  72. prev_ctl->next = cur_ctl;
  73. cur_ctl->next = ch->head_blk_ctl;
  74. } else {
  75. prev_ctl->next = cur_ctl;
  76. }
  77. prev_ctl = cur_ctl;
  78. }
  79. return 0;
  80. out_fail:
  81. wcn36xx_dxe_free_ctl_block(ch);
  82. return -ENOMEM;
  83. }
  84. int wcn36xx_dxe_alloc_ctl_blks(struct wcn36xx *wcn)
  85. {
  86. int ret;
  87. wcn->dxe_tx_l_ch.ch_type = WCN36XX_DXE_CH_TX_L;
  88. wcn->dxe_tx_h_ch.ch_type = WCN36XX_DXE_CH_TX_H;
  89. wcn->dxe_rx_l_ch.ch_type = WCN36XX_DXE_CH_RX_L;
  90. wcn->dxe_rx_h_ch.ch_type = WCN36XX_DXE_CH_RX_H;
  91. wcn->dxe_tx_l_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_TX_L;
  92. wcn->dxe_tx_h_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_TX_H;
  93. wcn->dxe_rx_l_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_RX_L;
  94. wcn->dxe_rx_h_ch.desc_num = WCN36XX_DXE_CH_DESC_NUMB_RX_H;
  95. wcn->dxe_tx_l_ch.dxe_wq = WCN36XX_DXE_WQ_TX_L;
  96. wcn->dxe_tx_h_ch.dxe_wq = WCN36XX_DXE_WQ_TX_H;
  97. wcn->dxe_tx_l_ch.ctrl_bd = WCN36XX_DXE_CTRL_TX_L_BD;
  98. wcn->dxe_tx_h_ch.ctrl_bd = WCN36XX_DXE_CTRL_TX_H_BD;
  99. wcn->dxe_tx_l_ch.ctrl_skb = WCN36XX_DXE_CTRL_TX_L_SKB;
  100. wcn->dxe_tx_h_ch.ctrl_skb = WCN36XX_DXE_CTRL_TX_H_SKB;
  101. wcn->dxe_tx_l_ch.reg_ctrl = WCN36XX_DXE_REG_CTL_TX_L;
  102. wcn->dxe_tx_h_ch.reg_ctrl = WCN36XX_DXE_REG_CTL_TX_H;
  103. wcn->dxe_tx_l_ch.def_ctrl = WCN36XX_DXE_CH_DEFAULT_CTL_TX_L;
  104. wcn->dxe_tx_h_ch.def_ctrl = WCN36XX_DXE_CH_DEFAULT_CTL_TX_H;
  105. /* DXE control block allocation */
  106. ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_tx_l_ch);
  107. if (ret)
  108. goto out_err;
  109. ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_tx_h_ch);
  110. if (ret)
  111. goto out_err;
  112. ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_rx_l_ch);
  113. if (ret)
  114. goto out_err;
  115. ret = wcn36xx_dxe_allocate_ctl_block(&wcn->dxe_rx_h_ch);
  116. if (ret)
  117. goto out_err;
  118. /* Initialize SMSM state Clear TX Enable RING EMPTY STATE */
  119. ret = qcom_smem_state_update_bits(wcn->tx_enable_state,
  120. WCN36XX_SMSM_WLAN_TX_ENABLE |
  121. WCN36XX_SMSM_WLAN_TX_RINGS_EMPTY,
  122. WCN36XX_SMSM_WLAN_TX_RINGS_EMPTY);
  123. if (ret)
  124. goto out_err;
  125. return 0;
  126. out_err:
  127. wcn36xx_err("Failed to allocate DXE control blocks\n");
  128. wcn36xx_dxe_free_ctl_blks(wcn);
  129. return -ENOMEM;
  130. }
  131. void wcn36xx_dxe_free_ctl_blks(struct wcn36xx *wcn)
  132. {
  133. wcn36xx_dxe_free_ctl_block(&wcn->dxe_tx_l_ch);
  134. wcn36xx_dxe_free_ctl_block(&wcn->dxe_tx_h_ch);
  135. wcn36xx_dxe_free_ctl_block(&wcn->dxe_rx_l_ch);
  136. wcn36xx_dxe_free_ctl_block(&wcn->dxe_rx_h_ch);
  137. }
  138. static int wcn36xx_dxe_init_descs(struct device *dev, struct wcn36xx_dxe_ch *wcn_ch)
  139. {
  140. struct wcn36xx_dxe_desc *cur_dxe = NULL;
  141. struct wcn36xx_dxe_desc *prev_dxe = NULL;
  142. struct wcn36xx_dxe_ctl *cur_ctl = NULL;
  143. size_t size;
  144. int i;
  145. size = wcn_ch->desc_num * sizeof(struct wcn36xx_dxe_desc);
  146. wcn_ch->cpu_addr = dma_alloc_coherent(dev, size, &wcn_ch->dma_addr,
  147. GFP_KERNEL);
  148. if (!wcn_ch->cpu_addr)
  149. return -ENOMEM;
  150. memset(wcn_ch->cpu_addr, 0, size);
  151. cur_dxe = (struct wcn36xx_dxe_desc *)wcn_ch->cpu_addr;
  152. cur_ctl = wcn_ch->head_blk_ctl;
  153. for (i = 0; i < wcn_ch->desc_num; i++) {
  154. cur_ctl->desc = cur_dxe;
  155. cur_ctl->desc_phy_addr = wcn_ch->dma_addr +
  156. i * sizeof(struct wcn36xx_dxe_desc);
  157. switch (wcn_ch->ch_type) {
  158. case WCN36XX_DXE_CH_TX_L:
  159. cur_dxe->ctrl = WCN36XX_DXE_CTRL_TX_L;
  160. cur_dxe->dst_addr_l = WCN36XX_DXE_WQ_TX_L;
  161. break;
  162. case WCN36XX_DXE_CH_TX_H:
  163. cur_dxe->ctrl = WCN36XX_DXE_CTRL_TX_H;
  164. cur_dxe->dst_addr_l = WCN36XX_DXE_WQ_TX_H;
  165. break;
  166. case WCN36XX_DXE_CH_RX_L:
  167. cur_dxe->ctrl = WCN36XX_DXE_CTRL_RX_L;
  168. cur_dxe->src_addr_l = WCN36XX_DXE_WQ_RX_L;
  169. break;
  170. case WCN36XX_DXE_CH_RX_H:
  171. cur_dxe->ctrl = WCN36XX_DXE_CTRL_RX_H;
  172. cur_dxe->src_addr_l = WCN36XX_DXE_WQ_RX_H;
  173. break;
  174. }
  175. if (0 == i) {
  176. cur_dxe->phy_next_l = 0;
  177. } else if ((0 < i) && (i < wcn_ch->desc_num - 1)) {
  178. prev_dxe->phy_next_l =
  179. cur_ctl->desc_phy_addr;
  180. } else if (i == (wcn_ch->desc_num - 1)) {
  181. prev_dxe->phy_next_l =
  182. cur_ctl->desc_phy_addr;
  183. cur_dxe->phy_next_l =
  184. wcn_ch->head_blk_ctl->desc_phy_addr;
  185. }
  186. cur_ctl = cur_ctl->next;
  187. prev_dxe = cur_dxe;
  188. cur_dxe++;
  189. }
  190. return 0;
  191. }
  192. static void wcn36xx_dxe_deinit_descs(struct device *dev, struct wcn36xx_dxe_ch *wcn_ch)
  193. {
  194. size_t size;
  195. size = wcn_ch->desc_num * sizeof(struct wcn36xx_dxe_desc);
  196. dma_free_coherent(dev, size,wcn_ch->cpu_addr, wcn_ch->dma_addr);
  197. }
  198. static void wcn36xx_dxe_init_tx_bd(struct wcn36xx_dxe_ch *ch,
  199. struct wcn36xx_dxe_mem_pool *pool)
  200. {
  201. int i, chunk_size = pool->chunk_size;
  202. dma_addr_t bd_phy_addr = pool->phy_addr;
  203. void *bd_cpu_addr = pool->virt_addr;
  204. struct wcn36xx_dxe_ctl *cur = ch->head_blk_ctl;
  205. for (i = 0; i < ch->desc_num; i++) {
  206. /* Only every second dxe needs a bd pointer,
  207. the other will point to the skb data */
  208. if (!(i & 1)) {
  209. cur->bd_phy_addr = bd_phy_addr;
  210. cur->bd_cpu_addr = bd_cpu_addr;
  211. bd_phy_addr += chunk_size;
  212. bd_cpu_addr += chunk_size;
  213. } else {
  214. cur->bd_phy_addr = 0;
  215. cur->bd_cpu_addr = NULL;
  216. }
  217. cur = cur->next;
  218. }
  219. }
  220. static int wcn36xx_dxe_enable_ch_int(struct wcn36xx *wcn, u16 wcn_ch)
  221. {
  222. int reg_data = 0;
  223. wcn36xx_dxe_read_register(wcn,
  224. WCN36XX_DXE_INT_MASK_REG,
  225. &reg_data);
  226. reg_data |= wcn_ch;
  227. wcn36xx_dxe_write_register(wcn,
  228. WCN36XX_DXE_INT_MASK_REG,
  229. (int)reg_data);
  230. return 0;
  231. }
  232. static int wcn36xx_dxe_fill_skb(struct device *dev,
  233. struct wcn36xx_dxe_ctl *ctl,
  234. gfp_t gfp)
  235. {
  236. struct wcn36xx_dxe_desc *dxe = ctl->desc;
  237. struct sk_buff *skb;
  238. skb = alloc_skb(WCN36XX_PKT_SIZE, gfp);
  239. if (skb == NULL)
  240. return -ENOMEM;
  241. dxe->dst_addr_l = dma_map_single(dev,
  242. skb_tail_pointer(skb),
  243. WCN36XX_PKT_SIZE,
  244. DMA_FROM_DEVICE);
  245. if (dma_mapping_error(dev, dxe->dst_addr_l)) {
  246. dev_err(dev, "unable to map skb\n");
  247. kfree_skb(skb);
  248. return -ENOMEM;
  249. }
  250. ctl->skb = skb;
  251. return 0;
  252. }
  253. static int wcn36xx_dxe_ch_alloc_skb(struct wcn36xx *wcn,
  254. struct wcn36xx_dxe_ch *wcn_ch)
  255. {
  256. int i;
  257. struct wcn36xx_dxe_ctl *cur_ctl = NULL;
  258. cur_ctl = wcn_ch->head_blk_ctl;
  259. for (i = 0; i < wcn_ch->desc_num; i++) {
  260. wcn36xx_dxe_fill_skb(wcn->dev, cur_ctl, GFP_KERNEL);
  261. cur_ctl = cur_ctl->next;
  262. }
  263. return 0;
  264. }
  265. static void wcn36xx_dxe_ch_free_skbs(struct wcn36xx *wcn,
  266. struct wcn36xx_dxe_ch *wcn_ch)
  267. {
  268. struct wcn36xx_dxe_ctl *cur = wcn_ch->head_blk_ctl;
  269. int i;
  270. for (i = 0; i < wcn_ch->desc_num; i++) {
  271. kfree_skb(cur->skb);
  272. cur = cur->next;
  273. }
  274. }
  275. void wcn36xx_dxe_tx_ack_ind(struct wcn36xx *wcn, u32 status)
  276. {
  277. struct ieee80211_tx_info *info;
  278. struct sk_buff *skb;
  279. unsigned long flags;
  280. spin_lock_irqsave(&wcn->dxe_lock, flags);
  281. skb = wcn->tx_ack_skb;
  282. wcn->tx_ack_skb = NULL;
  283. spin_unlock_irqrestore(&wcn->dxe_lock, flags);
  284. if (!skb) {
  285. wcn36xx_warn("Spurious TX complete indication\n");
  286. return;
  287. }
  288. info = IEEE80211_SKB_CB(skb);
  289. if (status == 1)
  290. info->flags |= IEEE80211_TX_STAT_ACK;
  291. wcn36xx_dbg(WCN36XX_DBG_DXE, "dxe tx ack status: %d\n", status);
  292. ieee80211_tx_status_irqsafe(wcn->hw, skb);
  293. ieee80211_wake_queues(wcn->hw);
  294. }
  295. static void reap_tx_dxes(struct wcn36xx *wcn, struct wcn36xx_dxe_ch *ch)
  296. {
  297. struct wcn36xx_dxe_ctl *ctl;
  298. struct ieee80211_tx_info *info;
  299. unsigned long flags;
  300. /*
  301. * Make at least one loop of do-while because in case ring is
  302. * completely full head and tail are pointing to the same element
  303. * and while-do will not make any cycles.
  304. */
  305. spin_lock_irqsave(&ch->lock, flags);
  306. ctl = ch->tail_blk_ctl;
  307. do {
  308. if (READ_ONCE(ctl->desc->ctrl) & WCN36xx_DXE_CTRL_VLD)
  309. break;
  310. if (ctl->skb &&
  311. READ_ONCE(ctl->desc->ctrl) & WCN36xx_DXE_CTRL_EOP) {
  312. dma_unmap_single(wcn->dev, ctl->desc->src_addr_l,
  313. ctl->skb->len, DMA_TO_DEVICE);
  314. info = IEEE80211_SKB_CB(ctl->skb);
  315. if (!(info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS)) {
  316. /* Keep frame until TX status comes */
  317. ieee80211_free_txskb(wcn->hw, ctl->skb);
  318. }
  319. if (wcn->queues_stopped) {
  320. wcn->queues_stopped = false;
  321. ieee80211_wake_queues(wcn->hw);
  322. }
  323. ctl->skb = NULL;
  324. }
  325. ctl = ctl->next;
  326. } while (ctl != ch->head_blk_ctl);
  327. ch->tail_blk_ctl = ctl;
  328. spin_unlock_irqrestore(&ch->lock, flags);
  329. }
  330. static irqreturn_t wcn36xx_irq_tx_complete(int irq, void *dev)
  331. {
  332. struct wcn36xx *wcn = (struct wcn36xx *)dev;
  333. int int_src, int_reason;
  334. wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_INT_SRC_RAW_REG, &int_src);
  335. if (int_src & WCN36XX_INT_MASK_CHAN_TX_H) {
  336. wcn36xx_dxe_read_register(wcn,
  337. WCN36XX_DXE_CH_STATUS_REG_ADDR_TX_H,
  338. &int_reason);
  339. wcn36xx_dxe_write_register(wcn,
  340. WCN36XX_DXE_0_INT_CLR,
  341. WCN36XX_INT_MASK_CHAN_TX_H);
  342. if (int_reason & WCN36XX_CH_STAT_INT_ERR_MASK ) {
  343. wcn36xx_dxe_write_register(wcn,
  344. WCN36XX_DXE_0_INT_ERR_CLR,
  345. WCN36XX_INT_MASK_CHAN_TX_H);
  346. wcn36xx_err("DXE IRQ reported error: 0x%x in high TX channel\n",
  347. int_src);
  348. }
  349. if (int_reason & WCN36XX_CH_STAT_INT_DONE_MASK) {
  350. wcn36xx_dxe_write_register(wcn,
  351. WCN36XX_DXE_0_INT_DONE_CLR,
  352. WCN36XX_INT_MASK_CHAN_TX_H);
  353. }
  354. if (int_reason & WCN36XX_CH_STAT_INT_ED_MASK) {
  355. wcn36xx_dxe_write_register(wcn,
  356. WCN36XX_DXE_0_INT_ED_CLR,
  357. WCN36XX_INT_MASK_CHAN_TX_H);
  358. }
  359. wcn36xx_dbg(WCN36XX_DBG_DXE, "dxe tx ready high, reason %08x\n",
  360. int_reason);
  361. if (int_reason & (WCN36XX_CH_STAT_INT_DONE_MASK |
  362. WCN36XX_CH_STAT_INT_ED_MASK))
  363. reap_tx_dxes(wcn, &wcn->dxe_tx_h_ch);
  364. }
  365. if (int_src & WCN36XX_INT_MASK_CHAN_TX_L) {
  366. wcn36xx_dxe_read_register(wcn,
  367. WCN36XX_DXE_CH_STATUS_REG_ADDR_TX_L,
  368. &int_reason);
  369. wcn36xx_dxe_write_register(wcn,
  370. WCN36XX_DXE_0_INT_CLR,
  371. WCN36XX_INT_MASK_CHAN_TX_L);
  372. if (int_reason & WCN36XX_CH_STAT_INT_ERR_MASK ) {
  373. wcn36xx_dxe_write_register(wcn,
  374. WCN36XX_DXE_0_INT_ERR_CLR,
  375. WCN36XX_INT_MASK_CHAN_TX_L);
  376. wcn36xx_err("DXE IRQ reported error: 0x%x in low TX channel\n",
  377. int_src);
  378. }
  379. if (int_reason & WCN36XX_CH_STAT_INT_DONE_MASK) {
  380. wcn36xx_dxe_write_register(wcn,
  381. WCN36XX_DXE_0_INT_DONE_CLR,
  382. WCN36XX_INT_MASK_CHAN_TX_L);
  383. }
  384. if (int_reason & WCN36XX_CH_STAT_INT_ED_MASK) {
  385. wcn36xx_dxe_write_register(wcn,
  386. WCN36XX_DXE_0_INT_ED_CLR,
  387. WCN36XX_INT_MASK_CHAN_TX_L);
  388. }
  389. wcn36xx_dbg(WCN36XX_DBG_DXE, "dxe tx ready low, reason %08x\n",
  390. int_reason);
  391. if (int_reason & (WCN36XX_CH_STAT_INT_DONE_MASK |
  392. WCN36XX_CH_STAT_INT_ED_MASK))
  393. reap_tx_dxes(wcn, &wcn->dxe_tx_l_ch);
  394. }
  395. return IRQ_HANDLED;
  396. }
  397. static irqreturn_t wcn36xx_irq_rx_ready(int irq, void *dev)
  398. {
  399. struct wcn36xx *wcn = (struct wcn36xx *)dev;
  400. wcn36xx_dxe_rx_frame(wcn);
  401. return IRQ_HANDLED;
  402. }
  403. static int wcn36xx_dxe_request_irqs(struct wcn36xx *wcn)
  404. {
  405. int ret;
  406. ret = request_irq(wcn->tx_irq, wcn36xx_irq_tx_complete,
  407. IRQF_TRIGGER_HIGH, "wcn36xx_tx", wcn);
  408. if (ret) {
  409. wcn36xx_err("failed to alloc tx irq\n");
  410. goto out_err;
  411. }
  412. ret = request_irq(wcn->rx_irq, wcn36xx_irq_rx_ready, IRQF_TRIGGER_HIGH,
  413. "wcn36xx_rx", wcn);
  414. if (ret) {
  415. wcn36xx_err("failed to alloc rx irq\n");
  416. goto out_txirq;
  417. }
  418. enable_irq_wake(wcn->rx_irq);
  419. return 0;
  420. out_txirq:
  421. free_irq(wcn->tx_irq, wcn);
  422. out_err:
  423. return ret;
  424. }
  425. static int wcn36xx_rx_handle_packets(struct wcn36xx *wcn,
  426. struct wcn36xx_dxe_ch *ch,
  427. u32 ctrl,
  428. u32 en_mask,
  429. u32 int_mask,
  430. u32 status_reg)
  431. {
  432. struct wcn36xx_dxe_desc *dxe;
  433. struct wcn36xx_dxe_ctl *ctl;
  434. dma_addr_t dma_addr;
  435. struct sk_buff *skb;
  436. u32 int_reason;
  437. int ret;
  438. wcn36xx_dxe_read_register(wcn, status_reg, &int_reason);
  439. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_0_INT_CLR, int_mask);
  440. if (int_reason & WCN36XX_CH_STAT_INT_ERR_MASK) {
  441. wcn36xx_dxe_write_register(wcn,
  442. WCN36XX_DXE_0_INT_ERR_CLR,
  443. int_mask);
  444. wcn36xx_err("DXE IRQ reported error on RX channel\n");
  445. }
  446. if (int_reason & WCN36XX_CH_STAT_INT_DONE_MASK)
  447. wcn36xx_dxe_write_register(wcn,
  448. WCN36XX_DXE_0_INT_DONE_CLR,
  449. int_mask);
  450. if (int_reason & WCN36XX_CH_STAT_INT_ED_MASK)
  451. wcn36xx_dxe_write_register(wcn,
  452. WCN36XX_DXE_0_INT_ED_CLR,
  453. int_mask);
  454. if (!(int_reason & (WCN36XX_CH_STAT_INT_DONE_MASK |
  455. WCN36XX_CH_STAT_INT_ED_MASK)))
  456. return 0;
  457. spin_lock(&ch->lock);
  458. ctl = ch->head_blk_ctl;
  459. dxe = ctl->desc;
  460. while (!(READ_ONCE(dxe->ctrl) & WCN36xx_DXE_CTRL_VLD)) {
  461. skb = ctl->skb;
  462. dma_addr = dxe->dst_addr_l;
  463. ret = wcn36xx_dxe_fill_skb(wcn->dev, ctl, GFP_ATOMIC);
  464. if (0 == ret) {
  465. /* new skb allocation ok. Use the new one and queue
  466. * the old one to network system.
  467. */
  468. dma_unmap_single(wcn->dev, dma_addr, WCN36XX_PKT_SIZE,
  469. DMA_FROM_DEVICE);
  470. wcn36xx_rx_skb(wcn, skb);
  471. } /* else keep old skb not submitted and use it for rx DMA */
  472. dxe->ctrl = ctrl;
  473. ctl = ctl->next;
  474. dxe = ctl->desc;
  475. }
  476. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_ENCH_ADDR, en_mask);
  477. ch->head_blk_ctl = ctl;
  478. spin_unlock(&ch->lock);
  479. return 0;
  480. }
  481. void wcn36xx_dxe_rx_frame(struct wcn36xx *wcn)
  482. {
  483. int int_src;
  484. wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_INT_SRC_RAW_REG, &int_src);
  485. /* RX_LOW_PRI */
  486. if (int_src & WCN36XX_DXE_INT_CH1_MASK)
  487. wcn36xx_rx_handle_packets(wcn, &wcn->dxe_rx_l_ch,
  488. WCN36XX_DXE_CTRL_RX_L,
  489. WCN36XX_DXE_INT_CH1_MASK,
  490. WCN36XX_INT_MASK_CHAN_RX_L,
  491. WCN36XX_DXE_CH_STATUS_REG_ADDR_RX_L);
  492. /* RX_HIGH_PRI */
  493. if (int_src & WCN36XX_DXE_INT_CH3_MASK)
  494. wcn36xx_rx_handle_packets(wcn, &wcn->dxe_rx_h_ch,
  495. WCN36XX_DXE_CTRL_RX_H,
  496. WCN36XX_DXE_INT_CH3_MASK,
  497. WCN36XX_INT_MASK_CHAN_RX_H,
  498. WCN36XX_DXE_CH_STATUS_REG_ADDR_RX_H);
  499. if (!int_src)
  500. wcn36xx_warn("No DXE interrupt pending\n");
  501. }
  502. int wcn36xx_dxe_allocate_mem_pools(struct wcn36xx *wcn)
  503. {
  504. size_t s;
  505. void *cpu_addr;
  506. /* Allocate BD headers for MGMT frames */
  507. /* Where this come from ask QC */
  508. wcn->mgmt_mem_pool.chunk_size = WCN36XX_BD_CHUNK_SIZE +
  509. 16 - (WCN36XX_BD_CHUNK_SIZE % 8);
  510. s = wcn->mgmt_mem_pool.chunk_size * WCN36XX_DXE_CH_DESC_NUMB_TX_H;
  511. cpu_addr = dma_alloc_coherent(wcn->dev, s, &wcn->mgmt_mem_pool.phy_addr,
  512. GFP_KERNEL);
  513. if (!cpu_addr)
  514. goto out_err;
  515. wcn->mgmt_mem_pool.virt_addr = cpu_addr;
  516. memset(cpu_addr, 0, s);
  517. /* Allocate BD headers for DATA frames */
  518. /* Where this come from ask QC */
  519. wcn->data_mem_pool.chunk_size = WCN36XX_BD_CHUNK_SIZE +
  520. 16 - (WCN36XX_BD_CHUNK_SIZE % 8);
  521. s = wcn->data_mem_pool.chunk_size * WCN36XX_DXE_CH_DESC_NUMB_TX_L;
  522. cpu_addr = dma_alloc_coherent(wcn->dev, s, &wcn->data_mem_pool.phy_addr,
  523. GFP_KERNEL);
  524. if (!cpu_addr)
  525. goto out_err;
  526. wcn->data_mem_pool.virt_addr = cpu_addr;
  527. memset(cpu_addr, 0, s);
  528. return 0;
  529. out_err:
  530. wcn36xx_dxe_free_mem_pools(wcn);
  531. wcn36xx_err("Failed to allocate BD mempool\n");
  532. return -ENOMEM;
  533. }
  534. void wcn36xx_dxe_free_mem_pools(struct wcn36xx *wcn)
  535. {
  536. if (wcn->mgmt_mem_pool.virt_addr)
  537. dma_free_coherent(wcn->dev, wcn->mgmt_mem_pool.chunk_size *
  538. WCN36XX_DXE_CH_DESC_NUMB_TX_H,
  539. wcn->mgmt_mem_pool.virt_addr,
  540. wcn->mgmt_mem_pool.phy_addr);
  541. if (wcn->data_mem_pool.virt_addr) {
  542. dma_free_coherent(wcn->dev, wcn->data_mem_pool.chunk_size *
  543. WCN36XX_DXE_CH_DESC_NUMB_TX_L,
  544. wcn->data_mem_pool.virt_addr,
  545. wcn->data_mem_pool.phy_addr);
  546. }
  547. }
  548. int wcn36xx_dxe_tx_frame(struct wcn36xx *wcn,
  549. struct wcn36xx_vif *vif_priv,
  550. struct wcn36xx_tx_bd *bd,
  551. struct sk_buff *skb,
  552. bool is_low)
  553. {
  554. struct wcn36xx_dxe_desc *desc_bd, *desc_skb;
  555. struct wcn36xx_dxe_ctl *ctl_bd, *ctl_skb;
  556. struct wcn36xx_dxe_ch *ch = NULL;
  557. unsigned long flags;
  558. int ret;
  559. ch = is_low ? &wcn->dxe_tx_l_ch : &wcn->dxe_tx_h_ch;
  560. spin_lock_irqsave(&ch->lock, flags);
  561. ctl_bd = ch->head_blk_ctl;
  562. ctl_skb = ctl_bd->next;
  563. /*
  564. * If skb is not null that means that we reached the tail of the ring
  565. * hence ring is full. Stop queues to let mac80211 back off until ring
  566. * has an empty slot again.
  567. */
  568. if (NULL != ctl_skb->skb) {
  569. ieee80211_stop_queues(wcn->hw);
  570. wcn->queues_stopped = true;
  571. spin_unlock_irqrestore(&ch->lock, flags);
  572. return -EBUSY;
  573. }
  574. if (unlikely(ctl_skb->bd_cpu_addr)) {
  575. wcn36xx_err("bd_cpu_addr cannot be NULL for skb DXE\n");
  576. ret = -EINVAL;
  577. goto unlock;
  578. }
  579. desc_bd = ctl_bd->desc;
  580. desc_skb = ctl_skb->desc;
  581. ctl_bd->skb = NULL;
  582. /* write buffer descriptor */
  583. memcpy(ctl_bd->bd_cpu_addr, bd, sizeof(*bd));
  584. /* Set source address of the BD we send */
  585. desc_bd->src_addr_l = ctl_bd->bd_phy_addr;
  586. desc_bd->dst_addr_l = ch->dxe_wq;
  587. desc_bd->fr_len = sizeof(struct wcn36xx_tx_bd);
  588. wcn36xx_dbg(WCN36XX_DBG_DXE, "DXE TX\n");
  589. wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP, "DESC1 >>> ",
  590. (char *)desc_bd, sizeof(*desc_bd));
  591. wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP,
  592. "BD >>> ", (char *)ctl_bd->bd_cpu_addr,
  593. sizeof(struct wcn36xx_tx_bd));
  594. desc_skb->src_addr_l = dma_map_single(wcn->dev,
  595. skb->data,
  596. skb->len,
  597. DMA_TO_DEVICE);
  598. if (dma_mapping_error(wcn->dev, desc_skb->src_addr_l)) {
  599. dev_err(wcn->dev, "unable to DMA map src_addr_l\n");
  600. ret = -ENOMEM;
  601. goto unlock;
  602. }
  603. ctl_skb->skb = skb;
  604. desc_skb->dst_addr_l = ch->dxe_wq;
  605. desc_skb->fr_len = ctl_skb->skb->len;
  606. wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP, "DESC2 >>> ",
  607. (char *)desc_skb, sizeof(*desc_skb));
  608. wcn36xx_dbg_dump(WCN36XX_DBG_DXE_DUMP, "SKB >>> ",
  609. (char *)ctl_skb->skb->data, ctl_skb->skb->len);
  610. /* Move the head of the ring to the next empty descriptor */
  611. ch->head_blk_ctl = ctl_skb->next;
  612. /* Commit all previous writes and set descriptors to VALID */
  613. wmb();
  614. desc_skb->ctrl = ch->ctrl_skb;
  615. wmb();
  616. desc_bd->ctrl = ch->ctrl_bd;
  617. /*
  618. * When connected and trying to send data frame chip can be in sleep
  619. * mode and writing to the register will not wake up the chip. Instead
  620. * notify chip about new frame through SMSM bus.
  621. */
  622. if (is_low && vif_priv->pw_state == WCN36XX_BMPS) {
  623. qcom_smem_state_update_bits(wcn->tx_rings_empty_state,
  624. WCN36XX_SMSM_WLAN_TX_ENABLE,
  625. WCN36XX_SMSM_WLAN_TX_ENABLE);
  626. } else {
  627. /* indicate End Of Packet and generate interrupt on descriptor
  628. * done.
  629. */
  630. wcn36xx_dxe_write_register(wcn,
  631. ch->reg_ctrl, ch->def_ctrl);
  632. }
  633. ret = 0;
  634. unlock:
  635. spin_unlock_irqrestore(&ch->lock, flags);
  636. return ret;
  637. }
  638. int wcn36xx_dxe_init(struct wcn36xx *wcn)
  639. {
  640. int reg_data = 0, ret;
  641. reg_data = WCN36XX_DXE_REG_RESET;
  642. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_REG_CSR_RESET, reg_data);
  643. /* Select channels for rx avail and xfer done interrupts... */
  644. reg_data = (WCN36XX_DXE_INT_CH3_MASK | WCN36XX_DXE_INT_CH1_MASK) << 16 |
  645. WCN36XX_DXE_INT_CH0_MASK | WCN36XX_DXE_INT_CH4_MASK;
  646. if (wcn->is_pronto)
  647. wcn36xx_ccu_write_register(wcn, WCN36XX_CCU_DXE_INT_SELECT_PRONTO, reg_data);
  648. else
  649. wcn36xx_ccu_write_register(wcn, WCN36XX_CCU_DXE_INT_SELECT_RIVA, reg_data);
  650. /***************************************/
  651. /* Init descriptors for TX LOW channel */
  652. /***************************************/
  653. ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_tx_l_ch);
  654. if (ret) {
  655. dev_err(wcn->dev, "Error allocating descriptor\n");
  656. return ret;
  657. }
  658. wcn36xx_dxe_init_tx_bd(&wcn->dxe_tx_l_ch, &wcn->data_mem_pool);
  659. /* Write channel head to a NEXT register */
  660. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_TX_L,
  661. wcn->dxe_tx_l_ch.head_blk_ctl->desc_phy_addr);
  662. /* Program DMA destination addr for TX LOW */
  663. wcn36xx_dxe_write_register(wcn,
  664. WCN36XX_DXE_CH_DEST_ADDR_TX_L,
  665. WCN36XX_DXE_WQ_TX_L);
  666. wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_REG_CH_EN, &reg_data);
  667. wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_TX_L);
  668. /***************************************/
  669. /* Init descriptors for TX HIGH channel */
  670. /***************************************/
  671. ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_tx_h_ch);
  672. if (ret) {
  673. dev_err(wcn->dev, "Error allocating descriptor\n");
  674. goto out_err_txh_ch;
  675. }
  676. wcn36xx_dxe_init_tx_bd(&wcn->dxe_tx_h_ch, &wcn->mgmt_mem_pool);
  677. /* Write channel head to a NEXT register */
  678. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_TX_H,
  679. wcn->dxe_tx_h_ch.head_blk_ctl->desc_phy_addr);
  680. /* Program DMA destination addr for TX HIGH */
  681. wcn36xx_dxe_write_register(wcn,
  682. WCN36XX_DXE_CH_DEST_ADDR_TX_H,
  683. WCN36XX_DXE_WQ_TX_H);
  684. wcn36xx_dxe_read_register(wcn, WCN36XX_DXE_REG_CH_EN, &reg_data);
  685. /* Enable channel interrupts */
  686. wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_TX_H);
  687. /***************************************/
  688. /* Init descriptors for RX LOW channel */
  689. /***************************************/
  690. ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_rx_l_ch);
  691. if (ret) {
  692. dev_err(wcn->dev, "Error allocating descriptor\n");
  693. goto out_err_rxl_ch;
  694. }
  695. /* For RX we need to preallocated buffers */
  696. wcn36xx_dxe_ch_alloc_skb(wcn, &wcn->dxe_rx_l_ch);
  697. /* Write channel head to a NEXT register */
  698. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_RX_L,
  699. wcn->dxe_rx_l_ch.head_blk_ctl->desc_phy_addr);
  700. /* Write DMA source address */
  701. wcn36xx_dxe_write_register(wcn,
  702. WCN36XX_DXE_CH_SRC_ADDR_RX_L,
  703. WCN36XX_DXE_WQ_RX_L);
  704. /* Program preallocated destination address */
  705. wcn36xx_dxe_write_register(wcn,
  706. WCN36XX_DXE_CH_DEST_ADDR_RX_L,
  707. wcn->dxe_rx_l_ch.head_blk_ctl->desc->phy_next_l);
  708. /* Enable default control registers */
  709. wcn36xx_dxe_write_register(wcn,
  710. WCN36XX_DXE_REG_CTL_RX_L,
  711. WCN36XX_DXE_CH_DEFAULT_CTL_RX_L);
  712. /* Enable channel interrupts */
  713. wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_RX_L);
  714. /***************************************/
  715. /* Init descriptors for RX HIGH channel */
  716. /***************************************/
  717. ret = wcn36xx_dxe_init_descs(wcn->dev, &wcn->dxe_rx_h_ch);
  718. if (ret) {
  719. dev_err(wcn->dev, "Error allocating descriptor\n");
  720. goto out_err_rxh_ch;
  721. }
  722. /* For RX we need to prealocat buffers */
  723. wcn36xx_dxe_ch_alloc_skb(wcn, &wcn->dxe_rx_h_ch);
  724. /* Write chanel head to a NEXT register */
  725. wcn36xx_dxe_write_register(wcn, WCN36XX_DXE_CH_NEXT_DESC_ADDR_RX_H,
  726. wcn->dxe_rx_h_ch.head_blk_ctl->desc_phy_addr);
  727. /* Write DMA source address */
  728. wcn36xx_dxe_write_register(wcn,
  729. WCN36XX_DXE_CH_SRC_ADDR_RX_H,
  730. WCN36XX_DXE_WQ_RX_H);
  731. /* Program preallocated destination address */
  732. wcn36xx_dxe_write_register(wcn,
  733. WCN36XX_DXE_CH_DEST_ADDR_RX_H,
  734. wcn->dxe_rx_h_ch.head_blk_ctl->desc->phy_next_l);
  735. /* Enable default control registers */
  736. wcn36xx_dxe_write_register(wcn,
  737. WCN36XX_DXE_REG_CTL_RX_H,
  738. WCN36XX_DXE_CH_DEFAULT_CTL_RX_H);
  739. /* Enable channel interrupts */
  740. wcn36xx_dxe_enable_ch_int(wcn, WCN36XX_INT_MASK_CHAN_RX_H);
  741. ret = wcn36xx_dxe_request_irqs(wcn);
  742. if (ret < 0)
  743. goto out_err_irq;
  744. return 0;
  745. out_err_irq:
  746. wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_rx_h_ch);
  747. out_err_rxh_ch:
  748. wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_rx_l_ch);
  749. out_err_rxl_ch:
  750. wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_tx_h_ch);
  751. out_err_txh_ch:
  752. wcn36xx_dxe_deinit_descs(wcn->dev, &wcn->dxe_tx_l_ch);
  753. return ret;
  754. }
  755. void wcn36xx_dxe_deinit(struct wcn36xx *wcn)
  756. {
  757. free_irq(wcn->tx_irq, wcn);
  758. free_irq(wcn->rx_irq, wcn);
  759. if (wcn->tx_ack_skb) {
  760. ieee80211_tx_status_irqsafe(wcn->hw, wcn->tx_ack_skb);
  761. wcn->tx_ack_skb = NULL;
  762. }
  763. wcn36xx_dxe_ch_free_skbs(wcn, &wcn->dxe_rx_l_ch);
  764. wcn36xx_dxe_ch_free_skbs(wcn, &wcn->dxe_rx_h_ch);
  765. }