hw.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885
  1. /*
  2. * Shared Atheros AR9170 Header
  3. *
  4. * Register map, hardware-specific definitions
  5. *
  6. * Copyright 2008, Johannes Berg <johannes@sipsolutions.net>
  7. * Copyright 2009-2011 Christian Lamparter <chunkeey@googlemail.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; see the file COPYING. If not, see
  20. * http://www.gnu.org/licenses/.
  21. *
  22. * This file incorporates work covered by the following copyright and
  23. * permission notice:
  24. * Copyright (c) 2007-2008 Atheros Communications, Inc.
  25. *
  26. * Permission to use, copy, modify, and/or distribute this software for any
  27. * purpose with or without fee is hereby granted, provided that the above
  28. * copyright notice and this permission notice appear in all copies.
  29. *
  30. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  31. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  32. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  33. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  34. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  35. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  36. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  37. */
  38. #ifndef __CARL9170_SHARED_HW_H
  39. #define __CARL9170_SHARED_HW_H
  40. /* High Speed UART */
  41. #define AR9170_UART_REG_BASE 0x1c0000
  42. /* Definitions of interrupt registers */
  43. #define AR9170_UART_REG_RX_BUFFER (AR9170_UART_REG_BASE + 0x000)
  44. #define AR9170_UART_REG_TX_HOLDING (AR9170_UART_REG_BASE + 0x004)
  45. #define AR9170_UART_REG_FIFO_CONTROL (AR9170_UART_REG_BASE + 0x010)
  46. #define AR9170_UART_FIFO_CTRL_RESET_RX_FIFO 0x02
  47. #define AR9170_UART_FIFO_CTRL_RESET_TX_FIFO 0x04
  48. #define AR9170_UART_REG_LINE_CONTROL (AR9170_UART_REG_BASE + 0x014)
  49. #define AR9170_UART_REG_MODEM_CONTROL (AR9170_UART_REG_BASE + 0x018)
  50. #define AR9170_UART_MODEM_CTRL_DTR_BIT 0x01
  51. #define AR9170_UART_MODEM_CTRL_RTS_BIT 0x02
  52. #define AR9170_UART_MODEM_CTRL_INTERNAL_LOOP_BACK 0x10
  53. #define AR9170_UART_MODEM_CTRL_AUTO_RTS 0x20
  54. #define AR9170_UART_MODEM_CTRL_AUTO_CTR 0x40
  55. #define AR9170_UART_REG_LINE_STATUS (AR9170_UART_REG_BASE + 0x01c)
  56. #define AR9170_UART_LINE_STS_RX_DATA_READY 0x01
  57. #define AR9170_UART_LINE_STS_RX_BUFFER_OVERRUN 0x02
  58. #define AR9170_UART_LINE_STS_RX_BREAK_IND 0x10
  59. #define AR9170_UART_LINE_STS_TX_FIFO_NEAR_EMPTY 0x20
  60. #define AR9170_UART_LINE_STS_TRANSMITTER_EMPTY 0x40
  61. #define AR9170_UART_REG_MODEM_STATUS (AR9170_UART_REG_BASE + 0x020)
  62. #define AR9170_UART_MODEM_STS_CTS_CHANGE 0x01
  63. #define AR9170_UART_MODEM_STS_DSR_CHANGE 0x02
  64. #define AR9170_UART_MODEM_STS_DCD_CHANGE 0x08
  65. #define AR9170_UART_MODEM_STS_CTS_COMPL 0x10
  66. #define AR9170_UART_MODEM_STS_DSR_COMPL 0x20
  67. #define AR9170_UART_MODEM_STS_DCD_COMPL 0x80
  68. #define AR9170_UART_REG_SCRATCH (AR9170_UART_REG_BASE + 0x024)
  69. #define AR9170_UART_REG_DIVISOR_LSB (AR9170_UART_REG_BASE + 0x028)
  70. #define AR9170_UART_REG_DIVISOR_MSB (AR9170_UART_REG_BASE + 0x02c)
  71. #define AR9170_UART_REG_WORD_RX_BUFFER (AR9170_UART_REG_BASE + 0x034)
  72. #define AR9170_UART_REG_WORD_TX_HOLDING (AR9170_UART_REG_BASE + 0x038)
  73. #define AR9170_UART_REG_FIFO_COUNT (AR9170_UART_REG_BASE + 0x03c)
  74. #define AR9170_UART_REG_REMAINDER (AR9170_UART_REG_BASE + 0x04c)
  75. /* Timer */
  76. #define AR9170_TIMER_REG_BASE 0x1c1000
  77. #define AR9170_TIMER_REG_WATCH_DOG (AR9170_TIMER_REG_BASE + 0x000)
  78. #define AR9170_TIMER_REG_TIMER0 (AR9170_TIMER_REG_BASE + 0x010)
  79. #define AR9170_TIMER_REG_TIMER1 (AR9170_TIMER_REG_BASE + 0x014)
  80. #define AR9170_TIMER_REG_TIMER2 (AR9170_TIMER_REG_BASE + 0x018)
  81. #define AR9170_TIMER_REG_TIMER3 (AR9170_TIMER_REG_BASE + 0x01c)
  82. #define AR9170_TIMER_REG_TIMER4 (AR9170_TIMER_REG_BASE + 0x020)
  83. #define AR9170_TIMER_REG_CONTROL (AR9170_TIMER_REG_BASE + 0x024)
  84. #define AR9170_TIMER_CTRL_DISABLE_CLOCK 0x100
  85. #define AR9170_TIMER_REG_INTERRUPT (AR9170_TIMER_REG_BASE + 0x028)
  86. #define AR9170_TIMER_INT_TIMER0 0x001
  87. #define AR9170_TIMER_INT_TIMER1 0x002
  88. #define AR9170_TIMER_INT_TIMER2 0x004
  89. #define AR9170_TIMER_INT_TIMER3 0x008
  90. #define AR9170_TIMER_INT_TIMER4 0x010
  91. #define AR9170_TIMER_INT_TICK_TIMER 0x100
  92. #define AR9170_TIMER_REG_TICK_TIMER (AR9170_TIMER_REG_BASE + 0x030)
  93. #define AR9170_TIMER_REG_CLOCK_LOW (AR9170_TIMER_REG_BASE + 0x040)
  94. #define AR9170_TIMER_REG_CLOCK_HIGH (AR9170_TIMER_REG_BASE + 0x044)
  95. #define AR9170_MAC_REG_BASE 0x1c3000
  96. #define AR9170_MAC_REG_POWER_STATE_CTRL (AR9170_MAC_REG_BASE + 0x500)
  97. #define AR9170_MAC_POWER_STATE_CTRL_RESET 0x20
  98. #define AR9170_MAC_REG_MAC_POWER_STATE_CTRL (AR9170_MAC_REG_BASE + 0x50c)
  99. #define AR9170_MAC_REG_INT_CTRL (AR9170_MAC_REG_BASE + 0x510)
  100. #define AR9170_MAC_INT_TXC BIT(0)
  101. #define AR9170_MAC_INT_RXC BIT(1)
  102. #define AR9170_MAC_INT_RETRY_FAIL BIT(2)
  103. #define AR9170_MAC_INT_WAKEUP BIT(3)
  104. #define AR9170_MAC_INT_ATIM BIT(4)
  105. #define AR9170_MAC_INT_DTIM BIT(5)
  106. #define AR9170_MAC_INT_CFG_BCN BIT(6)
  107. #define AR9170_MAC_INT_ABORT BIT(7)
  108. #define AR9170_MAC_INT_QOS BIT(8)
  109. #define AR9170_MAC_INT_MIMO_PS BIT(9)
  110. #define AR9170_MAC_INT_KEY_GEN BIT(10)
  111. #define AR9170_MAC_INT_DECRY_NOUSER BIT(11)
  112. #define AR9170_MAC_INT_RADAR BIT(12)
  113. #define AR9170_MAC_INT_QUIET_FRAME BIT(13)
  114. #define AR9170_MAC_INT_PRETBTT BIT(14)
  115. #define AR9170_MAC_REG_TSF_L (AR9170_MAC_REG_BASE + 0x514)
  116. #define AR9170_MAC_REG_TSF_H (AR9170_MAC_REG_BASE + 0x518)
  117. #define AR9170_MAC_REG_ATIM_WINDOW (AR9170_MAC_REG_BASE + 0x51c)
  118. #define AR9170_MAC_ATIM_PERIOD_S 0
  119. #define AR9170_MAC_ATIM_PERIOD 0x0000ffff
  120. #define AR9170_MAC_REG_BCN_PERIOD (AR9170_MAC_REG_BASE + 0x520)
  121. #define AR9170_MAC_BCN_PERIOD_S 0
  122. #define AR9170_MAC_BCN_PERIOD 0x0000ffff
  123. #define AR9170_MAC_BCN_DTIM_S 16
  124. #define AR9170_MAC_BCN_DTIM 0x00ff0000
  125. #define AR9170_MAC_BCN_AP_MODE BIT(24)
  126. #define AR9170_MAC_BCN_IBSS_MODE BIT(25)
  127. #define AR9170_MAC_BCN_PWR_MGT BIT(26)
  128. #define AR9170_MAC_BCN_STA_PS BIT(27)
  129. #define AR9170_MAC_REG_PRETBTT (AR9170_MAC_REG_BASE + 0x524)
  130. #define AR9170_MAC_PRETBTT_S 0
  131. #define AR9170_MAC_PRETBTT 0x0000ffff
  132. #define AR9170_MAC_PRETBTT2_S 16
  133. #define AR9170_MAC_PRETBTT2 0xffff0000
  134. #define AR9170_MAC_REG_MAC_ADDR_L (AR9170_MAC_REG_BASE + 0x610)
  135. #define AR9170_MAC_REG_MAC_ADDR_H (AR9170_MAC_REG_BASE + 0x614)
  136. #define AR9170_MAC_REG_BSSID_L (AR9170_MAC_REG_BASE + 0x618)
  137. #define AR9170_MAC_REG_BSSID_H (AR9170_MAC_REG_BASE + 0x61c)
  138. #define AR9170_MAC_REG_GROUP_HASH_TBL_L (AR9170_MAC_REG_BASE + 0x624)
  139. #define AR9170_MAC_REG_GROUP_HASH_TBL_H (AR9170_MAC_REG_BASE + 0x628)
  140. #define AR9170_MAC_REG_RX_TIMEOUT (AR9170_MAC_REG_BASE + 0x62c)
  141. #define AR9170_MAC_REG_BASIC_RATE (AR9170_MAC_REG_BASE + 0x630)
  142. #define AR9170_MAC_REG_MANDATORY_RATE (AR9170_MAC_REG_BASE + 0x634)
  143. #define AR9170_MAC_REG_RTS_CTS_RATE (AR9170_MAC_REG_BASE + 0x638)
  144. #define AR9170_MAC_REG_BACKOFF_PROTECT (AR9170_MAC_REG_BASE + 0x63c)
  145. #define AR9170_MAC_REG_RX_THRESHOLD (AR9170_MAC_REG_BASE + 0x640)
  146. #define AR9170_MAC_REG_AFTER_PNP (AR9170_MAC_REG_BASE + 0x648)
  147. #define AR9170_MAC_REG_RX_PE_DELAY (AR9170_MAC_REG_BASE + 0x64c)
  148. #define AR9170_MAC_REG_DYNAMIC_SIFS_ACK (AR9170_MAC_REG_BASE + 0x658)
  149. #define AR9170_MAC_REG_SNIFFER (AR9170_MAC_REG_BASE + 0x674)
  150. #define AR9170_MAC_SNIFFER_ENABLE_PROMISC BIT(0)
  151. #define AR9170_MAC_SNIFFER_DEFAULTS 0x02000000
  152. #define AR9170_MAC_REG_ENCRYPTION (AR9170_MAC_REG_BASE + 0x678)
  153. #define AR9170_MAC_ENCRYPTION_MGMT_RX_SOFTWARE BIT(2)
  154. #define AR9170_MAC_ENCRYPTION_RX_SOFTWARE BIT(3)
  155. #define AR9170_MAC_ENCRYPTION_DEFAULTS 0x70
  156. #define AR9170_MAC_REG_MISC_680 (AR9170_MAC_REG_BASE + 0x680)
  157. #define AR9170_MAC_REG_MISC_684 (AR9170_MAC_REG_BASE + 0x684)
  158. #define AR9170_MAC_REG_TX_UNDERRUN (AR9170_MAC_REG_BASE + 0x688)
  159. #define AR9170_MAC_REG_FRAMETYPE_FILTER (AR9170_MAC_REG_BASE + 0x68c)
  160. #define AR9170_MAC_FTF_ASSOC_REQ BIT(0)
  161. #define AR9170_MAC_FTF_ASSOC_RESP BIT(1)
  162. #define AR9170_MAC_FTF_REASSOC_REQ BIT(2)
  163. #define AR9170_MAC_FTF_REASSOC_RESP BIT(3)
  164. #define AR9170_MAC_FTF_PRB_REQ BIT(4)
  165. #define AR9170_MAC_FTF_PRB_RESP BIT(5)
  166. #define AR9170_MAC_FTF_BIT6 BIT(6)
  167. #define AR9170_MAC_FTF_BIT7 BIT(7)
  168. #define AR9170_MAC_FTF_BEACON BIT(8)
  169. #define AR9170_MAC_FTF_ATIM BIT(9)
  170. #define AR9170_MAC_FTF_DEASSOC BIT(10)
  171. #define AR9170_MAC_FTF_AUTH BIT(11)
  172. #define AR9170_MAC_FTF_DEAUTH BIT(12)
  173. #define AR9170_MAC_FTF_BIT13 BIT(13)
  174. #define AR9170_MAC_FTF_BIT14 BIT(14)
  175. #define AR9170_MAC_FTF_BIT15 BIT(15)
  176. #define AR9170_MAC_FTF_BAR BIT(24)
  177. #define AR9170_MAC_FTF_BA BIT(25)
  178. #define AR9170_MAC_FTF_PSPOLL BIT(26)
  179. #define AR9170_MAC_FTF_RTS BIT(27)
  180. #define AR9170_MAC_FTF_CTS BIT(28)
  181. #define AR9170_MAC_FTF_ACK BIT(29)
  182. #define AR9170_MAC_FTF_CFE BIT(30)
  183. #define AR9170_MAC_FTF_CFE_ACK BIT(31)
  184. #define AR9170_MAC_FTF_DEFAULTS 0x0500ffff
  185. #define AR9170_MAC_FTF_MONITOR 0xff00ffff
  186. #define AR9170_MAC_REG_ACK_EXTENSION (AR9170_MAC_REG_BASE + 0x690)
  187. #define AR9170_MAC_REG_ACK_TPC (AR9170_MAC_REG_BASE + 0x694)
  188. #define AR9170_MAC_REG_EIFS_AND_SIFS (AR9170_MAC_REG_BASE + 0x698)
  189. #define AR9170_MAC_REG_RX_TIMEOUT_COUNT (AR9170_MAC_REG_BASE + 0x69c)
  190. #define AR9170_MAC_REG_RX_TOTAL (AR9170_MAC_REG_BASE + 0x6a0)
  191. #define AR9170_MAC_REG_RX_CRC32 (AR9170_MAC_REG_BASE + 0x6a4)
  192. #define AR9170_MAC_REG_RX_CRC16 (AR9170_MAC_REG_BASE + 0x6a8)
  193. #define AR9170_MAC_REG_RX_ERR_DECRYPTION_UNI (AR9170_MAC_REG_BASE + 0x6ac)
  194. #define AR9170_MAC_REG_RX_OVERRUN (AR9170_MAC_REG_BASE + 0x6b0)
  195. #define AR9170_MAC_REG_RX_ERR_DECRYPTION_MUL (AR9170_MAC_REG_BASE + 0x6bc)
  196. #define AR9170_MAC_REG_TX_BLOCKACKS (AR9170_MAC_REG_BASE + 0x6c0)
  197. #define AR9170_MAC_REG_NAV_COUNT (AR9170_MAC_REG_BASE + 0x6c4)
  198. #define AR9170_MAC_REG_BACKOFF_STATUS (AR9170_MAC_REG_BASE + 0x6c8)
  199. #define AR9170_MAC_BACKOFF_CCA BIT(24)
  200. #define AR9170_MAC_BACKOFF_TX_PEX BIT(25)
  201. #define AR9170_MAC_BACKOFF_RX_PE BIT(26)
  202. #define AR9170_MAC_BACKOFF_MD_READY BIT(27)
  203. #define AR9170_MAC_BACKOFF_TX_PE BIT(28)
  204. #define AR9170_MAC_REG_TX_RETRY (AR9170_MAC_REG_BASE + 0x6cc)
  205. #define AR9170_MAC_REG_TX_COMPLETE (AR9170_MAC_REG_BASE + 0x6d4)
  206. #define AR9170_MAC_REG_CHANNEL_BUSY (AR9170_MAC_REG_BASE + 0x6e8)
  207. #define AR9170_MAC_REG_EXT_BUSY (AR9170_MAC_REG_BASE + 0x6ec)
  208. #define AR9170_MAC_REG_SLOT_TIME (AR9170_MAC_REG_BASE + 0x6f0)
  209. #define AR9170_MAC_REG_TX_TOTAL (AR9170_MAC_REG_BASE + 0x6f4)
  210. #define AR9170_MAC_REG_ACK_FC (AR9170_MAC_REG_BASE + 0x6f8)
  211. #define AR9170_MAC_REG_CAM_MODE (AR9170_MAC_REG_BASE + 0x700)
  212. #define AR9170_MAC_CAM_IBSS 0xe0
  213. #define AR9170_MAC_CAM_AP 0xa1
  214. #define AR9170_MAC_CAM_STA 0x2
  215. #define AR9170_MAC_CAM_AP_WDS 0x3
  216. #define AR9170_MAC_CAM_DEFAULTS (0xf << 24)
  217. #define AR9170_MAC_CAM_HOST_PENDING 0x80000000
  218. #define AR9170_MAC_REG_CAM_ROLL_CALL_TBL_L (AR9170_MAC_REG_BASE + 0x704)
  219. #define AR9170_MAC_REG_CAM_ROLL_CALL_TBL_H (AR9170_MAC_REG_BASE + 0x708)
  220. #define AR9170_MAC_REG_CAM_ADDR (AR9170_MAC_REG_BASE + 0x70c)
  221. #define AR9170_MAC_CAM_ADDR_WRITE 0x80000000
  222. #define AR9170_MAC_REG_CAM_DATA0 (AR9170_MAC_REG_BASE + 0x720)
  223. #define AR9170_MAC_REG_CAM_DATA1 (AR9170_MAC_REG_BASE + 0x724)
  224. #define AR9170_MAC_REG_CAM_DATA2 (AR9170_MAC_REG_BASE + 0x728)
  225. #define AR9170_MAC_REG_CAM_DATA3 (AR9170_MAC_REG_BASE + 0x72c)
  226. #define AR9170_MAC_REG_CAM_DBG0 (AR9170_MAC_REG_BASE + 0x730)
  227. #define AR9170_MAC_REG_CAM_DBG1 (AR9170_MAC_REG_BASE + 0x734)
  228. #define AR9170_MAC_REG_CAM_DBG2 (AR9170_MAC_REG_BASE + 0x738)
  229. #define AR9170_MAC_REG_CAM_STATE (AR9170_MAC_REG_BASE + 0x73c)
  230. #define AR9170_MAC_CAM_STATE_READ_PENDING 0x40000000
  231. #define AR9170_MAC_CAM_STATE_WRITE_PENDING 0x80000000
  232. #define AR9170_MAC_REG_CAM_TXKEY (AR9170_MAC_REG_BASE + 0x740)
  233. #define AR9170_MAC_REG_CAM_RXKEY (AR9170_MAC_REG_BASE + 0x750)
  234. #define AR9170_MAC_REG_CAM_TX_ENC_TYPE (AR9170_MAC_REG_BASE + 0x760)
  235. #define AR9170_MAC_REG_CAM_RX_ENC_TYPE (AR9170_MAC_REG_BASE + 0x770)
  236. #define AR9170_MAC_REG_CAM_TX_SERACH_HIT (AR9170_MAC_REG_BASE + 0x780)
  237. #define AR9170_MAC_REG_CAM_RX_SERACH_HIT (AR9170_MAC_REG_BASE + 0x790)
  238. #define AR9170_MAC_REG_AC0_CW (AR9170_MAC_REG_BASE + 0xb00)
  239. #define AR9170_MAC_REG_AC1_CW (AR9170_MAC_REG_BASE + 0xb04)
  240. #define AR9170_MAC_REG_AC2_CW (AR9170_MAC_REG_BASE + 0xb08)
  241. #define AR9170_MAC_REG_AC3_CW (AR9170_MAC_REG_BASE + 0xb0c)
  242. #define AR9170_MAC_REG_AC4_CW (AR9170_MAC_REG_BASE + 0xb10)
  243. #define AR9170_MAC_REG_AC2_AC1_AC0_AIFS (AR9170_MAC_REG_BASE + 0xb14)
  244. #define AR9170_MAC_REG_AC4_AC3_AC2_AIFS (AR9170_MAC_REG_BASE + 0xb18)
  245. #define AR9170_MAC_REG_TXOP_ACK_EXTENSION (AR9170_MAC_REG_BASE + 0xb1c)
  246. #define AR9170_MAC_REG_TXOP_ACK_INTERVAL (AR9170_MAC_REG_BASE + 0xb20)
  247. #define AR9170_MAC_REG_CONTENTION_POINT (AR9170_MAC_REG_BASE + 0xb24)
  248. #define AR9170_MAC_REG_RETRY_MAX (AR9170_MAC_REG_BASE + 0xb28)
  249. #define AR9170_MAC_REG_TID_CFACK_CFEND_RATE (AR9170_MAC_REG_BASE + 0xb2c)
  250. #define AR9170_MAC_REG_TXOP_NOT_ENOUGH_IND (AR9170_MAC_REG_BASE + 0xb30)
  251. #define AR9170_MAC_REG_TKIP_TSC (AR9170_MAC_REG_BASE + 0xb34)
  252. #define AR9170_MAC_REG_TXOP_DURATION (AR9170_MAC_REG_BASE + 0xb38)
  253. #define AR9170_MAC_REG_TX_QOS_THRESHOLD (AR9170_MAC_REG_BASE + 0xb3c)
  254. #define AR9170_MAC_REG_QOS_PRIORITY_VIRTUAL_CCA (AR9170_MAC_REG_BASE + 0xb40)
  255. #define AR9170_MAC_VIRTUAL_CCA_Q0 BIT(15)
  256. #define AR9170_MAC_VIRTUAL_CCA_Q1 BIT(16)
  257. #define AR9170_MAC_VIRTUAL_CCA_Q2 BIT(17)
  258. #define AR9170_MAC_VIRTUAL_CCA_Q3 BIT(18)
  259. #define AR9170_MAC_VIRTUAL_CCA_Q4 BIT(19)
  260. #define AR9170_MAC_VIRTUAL_CCA_ALL (0xf8000)
  261. #define AR9170_MAC_REG_AC1_AC0_TXOP (AR9170_MAC_REG_BASE + 0xb44)
  262. #define AR9170_MAC_REG_AC3_AC2_TXOP (AR9170_MAC_REG_BASE + 0xb48)
  263. #define AR9170_MAC_REG_AMPDU_COUNT (AR9170_MAC_REG_BASE + 0xb88)
  264. #define AR9170_MAC_REG_MPDU_COUNT (AR9170_MAC_REG_BASE + 0xb8c)
  265. #define AR9170_MAC_REG_AMPDU_FACTOR (AR9170_MAC_REG_BASE + 0xb9c)
  266. #define AR9170_MAC_AMPDU_FACTOR 0x7f0000
  267. #define AR9170_MAC_AMPDU_FACTOR_S 16
  268. #define AR9170_MAC_REG_AMPDU_DENSITY (AR9170_MAC_REG_BASE + 0xba0)
  269. #define AR9170_MAC_AMPDU_DENSITY 0x7
  270. #define AR9170_MAC_AMPDU_DENSITY_S 0
  271. #define AR9170_MAC_REG_FCS_SELECT (AR9170_MAC_REG_BASE + 0xbb0)
  272. #define AR9170_MAC_FCS_SWFCS 0x1
  273. #define AR9170_MAC_FCS_FIFO_PROT 0x4
  274. #define AR9170_MAC_REG_RTS_CTS_TPC (AR9170_MAC_REG_BASE + 0xbb4)
  275. #define AR9170_MAC_REG_CFEND_QOSNULL_TPC (AR9170_MAC_REG_BASE + 0xbb8)
  276. #define AR9170_MAC_REG_ACK_TABLE (AR9170_MAC_REG_BASE + 0xc00)
  277. #define AR9170_MAC_REG_RX_CONTROL (AR9170_MAC_REG_BASE + 0xc40)
  278. #define AR9170_MAC_RX_CTRL_DEAGG 0x1
  279. #define AR9170_MAC_RX_CTRL_SHORT_FILTER 0x2
  280. #define AR9170_MAC_RX_CTRL_SA_DA_SEARCH 0x20
  281. #define AR9170_MAC_RX_CTRL_PASS_TO_HOST BIT(28)
  282. #define AR9170_MAC_RX_CTRL_ACK_IN_SNIFFER BIT(30)
  283. #define AR9170_MAC_REG_RX_CONTROL_1 (AR9170_MAC_REG_BASE + 0xc44)
  284. #define AR9170_MAC_REG_AMPDU_RX_THRESH (AR9170_MAC_REG_BASE + 0xc50)
  285. #define AR9170_MAC_REG_RX_MPDU (AR9170_MAC_REG_BASE + 0xca0)
  286. #define AR9170_MAC_REG_RX_DROPPED_MPDU (AR9170_MAC_REG_BASE + 0xca4)
  287. #define AR9170_MAC_REG_RX_DEL_MPDU (AR9170_MAC_REG_BASE + 0xca8)
  288. #define AR9170_MAC_REG_RX_PHY_MISC_ERROR (AR9170_MAC_REG_BASE + 0xcac)
  289. #define AR9170_MAC_REG_RX_PHY_XR_ERROR (AR9170_MAC_REG_BASE + 0xcb0)
  290. #define AR9170_MAC_REG_RX_PHY_OFDM_ERROR (AR9170_MAC_REG_BASE + 0xcb4)
  291. #define AR9170_MAC_REG_RX_PHY_CCK_ERROR (AR9170_MAC_REG_BASE + 0xcb8)
  292. #define AR9170_MAC_REG_RX_PHY_HT_ERROR (AR9170_MAC_REG_BASE + 0xcbc)
  293. #define AR9170_MAC_REG_RX_PHY_TOTAL (AR9170_MAC_REG_BASE + 0xcc0)
  294. #define AR9170_MAC_REG_DMA_TXQ_ADDR (AR9170_MAC_REG_BASE + 0xd00)
  295. #define AR9170_MAC_REG_DMA_TXQ_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd04)
  296. #define AR9170_MAC_REG_DMA_TXQ0_ADDR (AR9170_MAC_REG_BASE + 0xd00)
  297. #define AR9170_MAC_REG_DMA_TXQ0_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd04)
  298. #define AR9170_MAC_REG_DMA_TXQ1_ADDR (AR9170_MAC_REG_BASE + 0xd08)
  299. #define AR9170_MAC_REG_DMA_TXQ1_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd0c)
  300. #define AR9170_MAC_REG_DMA_TXQ2_ADDR (AR9170_MAC_REG_BASE + 0xd10)
  301. #define AR9170_MAC_REG_DMA_TXQ2_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd14)
  302. #define AR9170_MAC_REG_DMA_TXQ3_ADDR (AR9170_MAC_REG_BASE + 0xd18)
  303. #define AR9170_MAC_REG_DMA_TXQ3_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd1c)
  304. #define AR9170_MAC_REG_DMA_TXQ4_ADDR (AR9170_MAC_REG_BASE + 0xd20)
  305. #define AR9170_MAC_REG_DMA_TXQ4_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd24)
  306. #define AR9170_MAC_REG_DMA_RXQ_ADDR (AR9170_MAC_REG_BASE + 0xd28)
  307. #define AR9170_MAC_REG_DMA_RXQ_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd2c)
  308. #define AR9170_MAC_REG_DMA_TRIGGER (AR9170_MAC_REG_BASE + 0xd30)
  309. #define AR9170_DMA_TRIGGER_TXQ0 BIT(0)
  310. #define AR9170_DMA_TRIGGER_TXQ1 BIT(1)
  311. #define AR9170_DMA_TRIGGER_TXQ2 BIT(2)
  312. #define AR9170_DMA_TRIGGER_TXQ3 BIT(3)
  313. #define AR9170_DMA_TRIGGER_TXQ4 BIT(4)
  314. #define AR9170_DMA_TRIGGER_RXQ BIT(8)
  315. #define AR9170_MAC_REG_DMA_WLAN_STATUS (AR9170_MAC_REG_BASE + 0xd38)
  316. #define AR9170_MAC_REG_DMA_STATUS (AR9170_MAC_REG_BASE + 0xd3c)
  317. #define AR9170_MAC_REG_DMA_TXQ_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd40)
  318. #define AR9170_MAC_REG_DMA_TXQ0_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd40)
  319. #define AR9170_MAC_REG_DMA_TXQ1_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd44)
  320. #define AR9170_MAC_REG_DMA_TXQ2_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd48)
  321. #define AR9170_MAC_REG_DMA_TXQ3_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd4c)
  322. #define AR9170_MAC_REG_DMA_TXQ4_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd50)
  323. #define AR9170_MAC_REG_DMA_TXQ0Q1_LEN (AR9170_MAC_REG_BASE + 0xd54)
  324. #define AR9170_MAC_REG_DMA_TXQ2Q3_LEN (AR9170_MAC_REG_BASE + 0xd58)
  325. #define AR9170_MAC_REG_DMA_TXQ4_LEN (AR9170_MAC_REG_BASE + 0xd5c)
  326. #define AR9170_MAC_REG_DMA_TXQX_LAST_ADDR (AR9170_MAC_REG_BASE + 0xd74)
  327. #define AR9170_MAC_REG_DMA_TXQX_FAIL_ADDR (AR9170_MAC_REG_BASE + 0xd78)
  328. #define AR9170_MAC_REG_TXRX_MPI (AR9170_MAC_REG_BASE + 0xd7c)
  329. #define AR9170_MAC_TXRX_MPI_TX_MPI_MASK 0x0000000f
  330. #define AR9170_MAC_TXRX_MPI_TX_TO_MASK 0x0000fff0
  331. #define AR9170_MAC_TXRX_MPI_RX_MPI_MASK 0x000f0000
  332. #define AR9170_MAC_TXRX_MPI_RX_TO_MASK 0xfff00000
  333. #define AR9170_MAC_REG_BCN_ADDR (AR9170_MAC_REG_BASE + 0xd84)
  334. #define AR9170_MAC_REG_BCN_LENGTH (AR9170_MAC_REG_BASE + 0xd88)
  335. #define AR9170_MAC_BCN_LENGTH_MAX (512 - 32)
  336. #define AR9170_MAC_REG_BCN_STATUS (AR9170_MAC_REG_BASE + 0xd8c)
  337. #define AR9170_MAC_REG_BCN_PLCP (AR9170_MAC_REG_BASE + 0xd90)
  338. #define AR9170_MAC_REG_BCN_CTRL (AR9170_MAC_REG_BASE + 0xd94)
  339. #define AR9170_BCN_CTRL_READY 0x01
  340. #define AR9170_BCN_CTRL_LOCK 0x02
  341. #define AR9170_MAC_REG_BCN_CURR_ADDR (AR9170_MAC_REG_BASE + 0xd98)
  342. #define AR9170_MAC_REG_BCN_COUNT (AR9170_MAC_REG_BASE + 0xd9c)
  343. #define AR9170_MAC_REG_BCN_HT1 (AR9170_MAC_REG_BASE + 0xda0)
  344. #define AR9170_MAC_BCN_HT1_HT_EN BIT(0)
  345. #define AR9170_MAC_BCN_HT1_GF_PMB BIT(1)
  346. #define AR9170_MAC_BCN_HT1_SP_EXP BIT(2)
  347. #define AR9170_MAC_BCN_HT1_TX_BF BIT(3)
  348. #define AR9170_MAC_BCN_HT1_PWR_CTRL_S 4
  349. #define AR9170_MAC_BCN_HT1_PWR_CTRL 0x70
  350. #define AR9170_MAC_BCN_HT1_TX_ANT1 BIT(7)
  351. #define AR9170_MAC_BCN_HT1_TX_ANT0 BIT(8)
  352. #define AR9170_MAC_BCN_HT1_NUM_LFT_S 9
  353. #define AR9170_MAC_BCN_HT1_NUM_LFT 0x600
  354. #define AR9170_MAC_BCN_HT1_BWC_20M_EXT BIT(16)
  355. #define AR9170_MAC_BCN_HT1_BWC_40M_SHARED BIT(17)
  356. #define AR9170_MAC_BCN_HT1_BWC_40M_DUP (BIT(16) | BIT(17))
  357. #define AR9170_MAC_BCN_HT1_BF_MCS_S 18
  358. #define AR9170_MAC_BCN_HT1_BF_MCS 0x1c0000
  359. #define AR9170_MAC_BCN_HT1_TPC_S 21
  360. #define AR9170_MAC_BCN_HT1_TPC 0x7e00000
  361. #define AR9170_MAC_BCN_HT1_CHAIN_MASK_S 27
  362. #define AR9170_MAC_BCN_HT1_CHAIN_MASK 0x38000000
  363. #define AR9170_MAC_REG_BCN_HT2 (AR9170_MAC_REG_BASE + 0xda4)
  364. #define AR9170_MAC_BCN_HT2_MCS_S 0
  365. #define AR9170_MAC_BCN_HT2_MCS 0x7f
  366. #define AR9170_MAC_BCN_HT2_BW40 BIT(8)
  367. #define AR9170_MAC_BCN_HT2_SMOOTHING BIT(9)
  368. #define AR9170_MAC_BCN_HT2_SS BIT(10)
  369. #define AR9170_MAC_BCN_HT2_NSS BIT(11)
  370. #define AR9170_MAC_BCN_HT2_STBC_S 12
  371. #define AR9170_MAC_BCN_HT2_STBC 0x3000
  372. #define AR9170_MAC_BCN_HT2_ADV_COD BIT(14)
  373. #define AR9170_MAC_BCN_HT2_SGI BIT(15)
  374. #define AR9170_MAC_BCN_HT2_LEN_S 16
  375. #define AR9170_MAC_BCN_HT2_LEN 0xffff0000
  376. #define AR9170_MAC_REG_DMA_TXQX_ADDR_CURR (AR9170_MAC_REG_BASE + 0xdc0)
  377. /* Random number generator */
  378. #define AR9170_RAND_REG_BASE 0x1d0000
  379. #define AR9170_RAND_REG_NUM (AR9170_RAND_REG_BASE + 0x000)
  380. #define AR9170_RAND_REG_MODE (AR9170_RAND_REG_BASE + 0x004)
  381. #define AR9170_RAND_MODE_MANUAL 0x000
  382. #define AR9170_RAND_MODE_FREE 0x001
  383. /* GPIO */
  384. #define AR9170_GPIO_REG_BASE 0x1d0100
  385. #define AR9170_GPIO_REG_PORT_TYPE (AR9170_GPIO_REG_BASE + 0x000)
  386. #define AR9170_GPIO_REG_PORT_DATA (AR9170_GPIO_REG_BASE + 0x004)
  387. #define AR9170_GPIO_PORT_LED_0 1
  388. #define AR9170_GPIO_PORT_LED_1 2
  389. /* WPS Button GPIO for TP-Link TL-WN821N */
  390. #define AR9170_GPIO_PORT_WPS_BUTTON_PRESSED 4
  391. /* Memory Controller */
  392. #define AR9170_MC_REG_BASE 0x1d1000
  393. #define AR9170_MC_REG_FLASH_WAIT_STATE (AR9170_MC_REG_BASE + 0x000)
  394. #define AR9170_SPI_REG_BASE (AR9170_MC_REG_BASE + 0x200)
  395. #define AR9170_SPI_REG_CONTROL0 (AR9170_SPI_REG_BASE + 0x000)
  396. #define AR9170_SPI_CONTROL0_BUSY BIT(0)
  397. #define AR9170_SPI_CONTROL0_CMD_GO BIT(1)
  398. #define AR9170_SPI_CONTROL0_PAGE_WR BIT(2)
  399. #define AR9170_SPI_CONTROL0_SEQ_RD BIT(3)
  400. #define AR9170_SPI_CONTROL0_CMD_ABORT BIT(4)
  401. #define AR9170_SPI_CONTROL0_CMD_LEN_S 8
  402. #define AR9170_SPI_CONTROL0_CMD_LEN 0x00000f00
  403. #define AR9170_SPI_CONTROL0_RD_LEN_S 12
  404. #define AR9170_SPI_CONTROL0_RD_LEN 0x00007000
  405. #define AR9170_SPI_REG_CONTROL1 (AR9170_SPI_REG_BASE + 0x004)
  406. #define AR9170_SPI_CONTROL1_SCK_RATE BIT(0)
  407. #define AR9170_SPI_CONTROL1_DRIVE_SDO BIT(1)
  408. #define AR9170_SPI_CONTROL1_MODE_SEL_S 2
  409. #define AR9170_SPI_CONTROL1_MODE_SEL 0x000000c0
  410. #define AR9170_SPI_CONTROL1_WRITE_PROTECT BIT(4)
  411. #define AR9170_SPI_REG_COMMAND_PORT0 (AR9170_SPI_REG_BASE + 0x008)
  412. #define AR9170_SPI_COMMAND_PORT0_CMD0_S 0
  413. #define AR9170_SPI_COMMAND_PORT0_CMD0 0x000000ff
  414. #define AR9170_SPI_COMMAND_PORT0_CMD1_S 8
  415. #define AR9170_SPI_COMMAND_PORT0_CMD1 0x0000ff00
  416. #define AR9170_SPI_COMMAND_PORT0_CMD2_S 16
  417. #define AR9170_SPI_COMMAND_PORT0_CMD2 0x00ff0000
  418. #define AR9170_SPI_COMMAND_PORT0_CMD3_S 24
  419. #define AR9170_SPI_COMMAND_PORT0_CMD3 0xff000000
  420. #define AR9170_SPI_REG_COMMAND_PORT1 (AR9170_SPI_REG_BASE + 0x00C)
  421. #define AR9170_SPI_COMMAND_PORT1_CMD4_S 0
  422. #define AR9170_SPI_COMMAND_PORT1_CMD4 0x000000ff
  423. #define AR9170_SPI_COMMAND_PORT1_CMD5_S 8
  424. #define AR9170_SPI_COMMAND_PORT1_CMD5 0x0000ff00
  425. #define AR9170_SPI_COMMAND_PORT1_CMD6_S 16
  426. #define AR9170_SPI_COMMAND_PORT1_CMD6 0x00ff0000
  427. #define AR9170_SPI_COMMAND_PORT1_CMD7_S 24
  428. #define AR9170_SPI_COMMAND_PORT1_CMD7 0xff000000
  429. #define AR9170_SPI_REG_DATA_PORT (AR9170_SPI_REG_BASE + 0x010)
  430. #define AR9170_SPI_REG_PAGE_WRITE_LEN (AR9170_SPI_REG_BASE + 0x014)
  431. #define AR9170_EEPROM_REG_BASE (AR9170_MC_REG_BASE + 0x400)
  432. #define AR9170_EEPROM_REG_WP_MAGIC1 (AR9170_EEPROM_REG_BASE + 0x000)
  433. #define AR9170_EEPROM_WP_MAGIC1 0x12345678
  434. #define AR9170_EEPROM_REG_WP_MAGIC2 (AR9170_EEPROM_REG_BASE + 0x004)
  435. #define AR9170_EEPROM_WP_MAGIC2 0x55aa00ff
  436. #define AR9170_EEPROM_REG_WP_MAGIC3 (AR9170_EEPROM_REG_BASE + 0x008)
  437. #define AR9170_EEPROM_WP_MAGIC3 0x13579ace
  438. #define AR9170_EEPROM_REG_CLOCK_DIV (AR9170_EEPROM_REG_BASE + 0x00C)
  439. #define AR9170_EEPROM_CLOCK_DIV_FAC_S 0
  440. #define AR9170_EEPROM_CLOCK_DIV_FAC 0x000001ff
  441. #define AR9170_EEPROM_CLOCK_DIV_FAC_39KHZ 0xff
  442. #define AR9170_EEPROM_CLOCK_DIV_FAC_78KHZ 0x7f
  443. #define AR9170_EEPROM_CLOCK_DIV_FAC_312KHZ 0x1f
  444. #define AR9170_EEPROM_CLOCK_DIV_FAC_10MHZ 0x0
  445. #define AR9170_EEPROM_CLOCK_DIV_SOFT_RST BIT(9)
  446. #define AR9170_EEPROM_REG_MODE (AR9170_EEPROM_REG_BASE + 0x010)
  447. #define AR9170_EEPROM_MODE_EEPROM_SIZE_16K_PLUS BIT(31)
  448. #define AR9170_EEPROM_REG_WRITE_PROTECT (AR9170_EEPROM_REG_BASE + 0x014)
  449. #define AR9170_EEPROM_WRITE_PROTECT_WP_STATUS BIT(0)
  450. #define AR9170_EEPROM_WRITE_PROTECT_WP_SET BIT(8)
  451. /* Interrupt Controller */
  452. #define AR9170_MAX_INT_SRC 9
  453. #define AR9170_INT_REG_BASE 0x1d2000
  454. #define AR9170_INT_REG_FLAG (AR9170_INT_REG_BASE + 0x000)
  455. #define AR9170_INT_REG_FIQ_MASK (AR9170_INT_REG_BASE + 0x004)
  456. #define AR9170_INT_REG_IRQ_MASK (AR9170_INT_REG_BASE + 0x008)
  457. /* INT_REG_FLAG, INT_REG_FIQ_MASK and INT_REG_IRQ_MASK */
  458. #define AR9170_INT_FLAG_WLAN 0x001
  459. #define AR9170_INT_FLAG_PTAB_BIT 0x002
  460. #define AR9170_INT_FLAG_SE_BIT 0x004
  461. #define AR9170_INT_FLAG_UART_BIT 0x008
  462. #define AR9170_INT_FLAG_TIMER_BIT 0x010
  463. #define AR9170_INT_FLAG_EXT_BIT 0x020
  464. #define AR9170_INT_FLAG_SW_BIT 0x040
  465. #define AR9170_INT_FLAG_USB_BIT 0x080
  466. #define AR9170_INT_FLAG_ETHERNET_BIT 0x100
  467. #define AR9170_INT_REG_PRIORITY1 (AR9170_INT_REG_BASE + 0x00c)
  468. #define AR9170_INT_REG_PRIORITY2 (AR9170_INT_REG_BASE + 0x010)
  469. #define AR9170_INT_REG_PRIORITY3 (AR9170_INT_REG_BASE + 0x014)
  470. #define AR9170_INT_REG_EXT_INT_CONTROL (AR9170_INT_REG_BASE + 0x018)
  471. #define AR9170_INT_REG_SW_INT_CONTROL (AR9170_INT_REG_BASE + 0x01c)
  472. #define AR9170_INT_SW_INT_ENABLE 0x1
  473. #define AR9170_INT_REG_FIQ_ENCODE (AR9170_INT_REG_BASE + 0x020)
  474. #define AR9170_INT_INT_IRQ_ENCODE (AR9170_INT_REG_BASE + 0x024)
  475. /* Power Management */
  476. #define AR9170_PWR_REG_BASE 0x1d4000
  477. #define AR9170_PWR_REG_POWER_STATE (AR9170_PWR_REG_BASE + 0x000)
  478. #define AR9170_PWR_REG_RESET (AR9170_PWR_REG_BASE + 0x004)
  479. #define AR9170_PWR_RESET_COMMIT_RESET_MASK BIT(0)
  480. #define AR9170_PWR_RESET_WLAN_MASK BIT(1)
  481. #define AR9170_PWR_RESET_DMA_MASK BIT(2)
  482. #define AR9170_PWR_RESET_BRIDGE_MASK BIT(3)
  483. #define AR9170_PWR_RESET_AHB_MASK BIT(9)
  484. #define AR9170_PWR_RESET_BB_WARM_RESET BIT(10)
  485. #define AR9170_PWR_RESET_BB_COLD_RESET BIT(11)
  486. #define AR9170_PWR_RESET_ADDA_CLK_COLD_RESET BIT(12)
  487. #define AR9170_PWR_RESET_PLL BIT(13)
  488. #define AR9170_PWR_RESET_USB_PLL BIT(14)
  489. #define AR9170_PWR_REG_CLOCK_SEL (AR9170_PWR_REG_BASE + 0x008)
  490. #define AR9170_PWR_CLK_AHB_40MHZ 0
  491. #define AR9170_PWR_CLK_AHB_20_22MHZ 1
  492. #define AR9170_PWR_CLK_AHB_40_44MHZ 2
  493. #define AR9170_PWR_CLK_AHB_80_88MHZ 3
  494. #define AR9170_PWR_CLK_DAC_160_INV_DLY 0x70
  495. #define AR9170_PWR_REG_CHIP_REVISION (AR9170_PWR_REG_BASE + 0x010)
  496. #define AR9170_PWR_REG_PLL_ADDAC (AR9170_PWR_REG_BASE + 0x014)
  497. #define AR9170_PWR_PLL_ADDAC_DIV_S 2
  498. #define AR9170_PWR_PLL_ADDAC_DIV 0xffc
  499. #define AR9170_PWR_REG_WATCH_DOG_MAGIC (AR9170_PWR_REG_BASE + 0x020)
  500. /* Faraday USB Controller */
  501. #define AR9170_USB_REG_BASE 0x1e1000
  502. #define AR9170_USB_REG_MAIN_CTRL (AR9170_USB_REG_BASE + 0x000)
  503. #define AR9170_USB_MAIN_CTRL_REMOTE_WAKEUP BIT(0)
  504. #define AR9170_USB_MAIN_CTRL_ENABLE_GLOBAL_INT BIT(2)
  505. #define AR9170_USB_MAIN_CTRL_GO_TO_SUSPEND BIT(3)
  506. #define AR9170_USB_MAIN_CTRL_RESET BIT(4)
  507. #define AR9170_USB_MAIN_CTRL_CHIP_ENABLE BIT(5)
  508. #define AR9170_USB_MAIN_CTRL_HIGHSPEED BIT(6)
  509. #define AR9170_USB_REG_DEVICE_ADDRESS (AR9170_USB_REG_BASE + 0x001)
  510. #define AR9170_USB_DEVICE_ADDRESS_CONFIGURE BIT(7)
  511. #define AR9170_USB_REG_TEST (AR9170_USB_REG_BASE + 0x002)
  512. #define AR9170_USB_REG_PHY_TEST_SELECT (AR9170_USB_REG_BASE + 0x008)
  513. #define AR9170_USB_REG_CX_CONFIG_STATUS (AR9170_USB_REG_BASE + 0x00b)
  514. #define AR9170_USB_REG_EP0_DATA (AR9170_USB_REG_BASE + 0x00c)
  515. #define AR9170_USB_REG_EP0_DATA1 (AR9170_USB_REG_BASE + 0x00c)
  516. #define AR9170_USB_REG_EP0_DATA2 (AR9170_USB_REG_BASE + 0x00d)
  517. #define AR9170_USB_REG_INTR_MASK_BYTE_0 (AR9170_USB_REG_BASE + 0x011)
  518. #define AR9170_USB_REG_INTR_MASK_BYTE_1 (AR9170_USB_REG_BASE + 0x012)
  519. #define AR9170_USB_REG_INTR_MASK_BYTE_2 (AR9170_USB_REG_BASE + 0x013)
  520. #define AR9170_USB_REG_INTR_MASK_BYTE_3 (AR9170_USB_REG_BASE + 0x014)
  521. #define AR9170_USB_REG_INTR_MASK_BYTE_4 (AR9170_USB_REG_BASE + 0x015)
  522. #define AR9170_USB_INTR_DISABLE_OUT_INT (BIT(7) | BIT(6))
  523. #define AR9170_USB_REG_INTR_MASK_BYTE_5 (AR9170_USB_REG_BASE + 0x016)
  524. #define AR9170_USB_REG_INTR_MASK_BYTE_6 (AR9170_USB_REG_BASE + 0x017)
  525. #define AR9170_USB_INTR_DISABLE_IN_INT BIT(6)
  526. #define AR9170_USB_REG_INTR_MASK_BYTE_7 (AR9170_USB_REG_BASE + 0x018)
  527. #define AR9170_USB_REG_INTR_GROUP (AR9170_USB_REG_BASE + 0x020)
  528. #define AR9170_USB_REG_INTR_SOURCE_0 (AR9170_USB_REG_BASE + 0x021)
  529. #define AR9170_USB_INTR_SRC0_SETUP BIT(0)
  530. #define AR9170_USB_INTR_SRC0_IN BIT(1)
  531. #define AR9170_USB_INTR_SRC0_OUT BIT(2)
  532. #define AR9170_USB_INTR_SRC0_FAIL BIT(3) /* ??? */
  533. #define AR9170_USB_INTR_SRC0_END BIT(4) /* ??? */
  534. #define AR9170_USB_INTR_SRC0_ABORT BIT(7)
  535. #define AR9170_USB_REG_INTR_SOURCE_1 (AR9170_USB_REG_BASE + 0x022)
  536. #define AR9170_USB_REG_INTR_SOURCE_2 (AR9170_USB_REG_BASE + 0x023)
  537. #define AR9170_USB_REG_INTR_SOURCE_3 (AR9170_USB_REG_BASE + 0x024)
  538. #define AR9170_USB_REG_INTR_SOURCE_4 (AR9170_USB_REG_BASE + 0x025)
  539. #define AR9170_USB_REG_INTR_SOURCE_5 (AR9170_USB_REG_BASE + 0x026)
  540. #define AR9170_USB_REG_INTR_SOURCE_6 (AR9170_USB_REG_BASE + 0x027)
  541. #define AR9170_USB_REG_INTR_SOURCE_7 (AR9170_USB_REG_BASE + 0x028)
  542. #define AR9170_USB_INTR_SRC7_USB_RESET BIT(1)
  543. #define AR9170_USB_INTR_SRC7_USB_SUSPEND BIT(2)
  544. #define AR9170_USB_INTR_SRC7_USB_RESUME BIT(3)
  545. #define AR9170_USB_INTR_SRC7_ISO_SEQ_ERR BIT(4)
  546. #define AR9170_USB_INTR_SRC7_ISO_SEQ_ABORT BIT(5)
  547. #define AR9170_USB_INTR_SRC7_TX0BYTE BIT(6)
  548. #define AR9170_USB_INTR_SRC7_RX0BYTE BIT(7)
  549. #define AR9170_USB_REG_IDLE_COUNT (AR9170_USB_REG_BASE + 0x02f)
  550. #define AR9170_USB_REG_EP_MAP (AR9170_USB_REG_BASE + 0x030)
  551. #define AR9170_USB_REG_EP1_MAP (AR9170_USB_REG_BASE + 0x030)
  552. #define AR9170_USB_REG_EP2_MAP (AR9170_USB_REG_BASE + 0x031)
  553. #define AR9170_USB_REG_EP3_MAP (AR9170_USB_REG_BASE + 0x032)
  554. #define AR9170_USB_REG_EP4_MAP (AR9170_USB_REG_BASE + 0x033)
  555. #define AR9170_USB_REG_EP5_MAP (AR9170_USB_REG_BASE + 0x034)
  556. #define AR9170_USB_REG_EP6_MAP (AR9170_USB_REG_BASE + 0x035)
  557. #define AR9170_USB_REG_EP7_MAP (AR9170_USB_REG_BASE + 0x036)
  558. #define AR9170_USB_REG_EP8_MAP (AR9170_USB_REG_BASE + 0x037)
  559. #define AR9170_USB_REG_EP9_MAP (AR9170_USB_REG_BASE + 0x038)
  560. #define AR9170_USB_REG_EP10_MAP (AR9170_USB_REG_BASE + 0x039)
  561. #define AR9170_USB_REG_EP_IN_MAX_SIZE_HIGH (AR9170_USB_REG_BASE + 0x03f)
  562. #define AR9170_USB_EP_IN_STALL 0x8
  563. #define AR9170_USB_EP_IN_TOGGLE 0x10
  564. #define AR9170_USB_REG_EP_IN_MAX_SIZE_LOW (AR9170_USB_REG_BASE + 0x03e)
  565. #define AR9170_USB_REG_EP_OUT_MAX_SIZE_HIGH (AR9170_USB_REG_BASE + 0x05f)
  566. #define AR9170_USB_EP_OUT_STALL 0x8
  567. #define AR9170_USB_EP_OUT_TOGGLE 0x10
  568. #define AR9170_USB_REG_EP_OUT_MAX_SIZE_LOW (AR9170_USB_REG_BASE + 0x05e)
  569. #define AR9170_USB_REG_EP3_BYTE_COUNT_HIGH (AR9170_USB_REG_BASE + 0x0ae)
  570. #define AR9170_USB_REG_EP3_BYTE_COUNT_LOW (AR9170_USB_REG_BASE + 0x0be)
  571. #define AR9170_USB_REG_EP4_BYTE_COUNT_HIGH (AR9170_USB_REG_BASE + 0x0af)
  572. #define AR9170_USB_REG_EP4_BYTE_COUNT_LOW (AR9170_USB_REG_BASE + 0x0bf)
  573. #define AR9170_USB_REG_FIFO_MAP (AR9170_USB_REG_BASE + 0x080)
  574. #define AR9170_USB_REG_FIFO0_MAP (AR9170_USB_REG_BASE + 0x080)
  575. #define AR9170_USB_REG_FIFO1_MAP (AR9170_USB_REG_BASE + 0x081)
  576. #define AR9170_USB_REG_FIFO2_MAP (AR9170_USB_REG_BASE + 0x082)
  577. #define AR9170_USB_REG_FIFO3_MAP (AR9170_USB_REG_BASE + 0x083)
  578. #define AR9170_USB_REG_FIFO4_MAP (AR9170_USB_REG_BASE + 0x084)
  579. #define AR9170_USB_REG_FIFO5_MAP (AR9170_USB_REG_BASE + 0x085)
  580. #define AR9170_USB_REG_FIFO6_MAP (AR9170_USB_REG_BASE + 0x086)
  581. #define AR9170_USB_REG_FIFO7_MAP (AR9170_USB_REG_BASE + 0x087)
  582. #define AR9170_USB_REG_FIFO8_MAP (AR9170_USB_REG_BASE + 0x088)
  583. #define AR9170_USB_REG_FIFO9_MAP (AR9170_USB_REG_BASE + 0x089)
  584. #define AR9170_USB_REG_FIFO_CONFIG (AR9170_USB_REG_BASE + 0x090)
  585. #define AR9170_USB_REG_FIFO0_CONFIG (AR9170_USB_REG_BASE + 0x090)
  586. #define AR9170_USB_REG_FIFO1_CONFIG (AR9170_USB_REG_BASE + 0x091)
  587. #define AR9170_USB_REG_FIFO2_CONFIG (AR9170_USB_REG_BASE + 0x092)
  588. #define AR9170_USB_REG_FIFO3_CONFIG (AR9170_USB_REG_BASE + 0x093)
  589. #define AR9170_USB_REG_FIFO4_CONFIG (AR9170_USB_REG_BASE + 0x094)
  590. #define AR9170_USB_REG_FIFO5_CONFIG (AR9170_USB_REG_BASE + 0x095)
  591. #define AR9170_USB_REG_FIFO6_CONFIG (AR9170_USB_REG_BASE + 0x096)
  592. #define AR9170_USB_REG_FIFO7_CONFIG (AR9170_USB_REG_BASE + 0x097)
  593. #define AR9170_USB_REG_FIFO8_CONFIG (AR9170_USB_REG_BASE + 0x098)
  594. #define AR9170_USB_REG_FIFO9_CONFIG (AR9170_USB_REG_BASE + 0x099)
  595. #define AR9170_USB_REG_EP3_DATA (AR9170_USB_REG_BASE + 0x0f8)
  596. #define AR9170_USB_REG_EP4_DATA (AR9170_USB_REG_BASE + 0x0fc)
  597. #define AR9170_USB_REG_FIFO_SIZE (AR9170_USB_REG_BASE + 0x100)
  598. #define AR9170_USB_REG_DMA_CTL (AR9170_USB_REG_BASE + 0x108)
  599. #define AR9170_USB_DMA_CTL_ENABLE_TO_DEVICE BIT(0)
  600. #define AR9170_USB_DMA_CTL_ENABLE_FROM_DEVICE BIT(1)
  601. #define AR9170_USB_DMA_CTL_HIGH_SPEED BIT(2)
  602. #define AR9170_USB_DMA_CTL_UP_PACKET_MODE BIT(3)
  603. #define AR9170_USB_DMA_CTL_UP_STREAM_S 4
  604. #define AR9170_USB_DMA_CTL_UP_STREAM (BIT(4) | BIT(5))
  605. #define AR9170_USB_DMA_CTL_UP_STREAM_4K (0)
  606. #define AR9170_USB_DMA_CTL_UP_STREAM_8K BIT(4)
  607. #define AR9170_USB_DMA_CTL_UP_STREAM_16K BIT(5)
  608. #define AR9170_USB_DMA_CTL_UP_STREAM_32K (BIT(4) | BIT(5))
  609. #define AR9170_USB_DMA_CTL_DOWN_STREAM BIT(6)
  610. #define AR9170_USB_REG_DMA_STATUS (AR9170_USB_REG_BASE + 0x10c)
  611. #define AR9170_USB_DMA_STATUS_UP_IDLE BIT(8)
  612. #define AR9170_USB_DMA_STATUS_DN_IDLE BIT(16)
  613. #define AR9170_USB_REG_MAX_AGG_UPLOAD (AR9170_USB_REG_BASE + 0x110)
  614. #define AR9170_USB_REG_UPLOAD_TIME_CTL (AR9170_USB_REG_BASE + 0x114)
  615. #define AR9170_USB_REG_WAKE_UP (AR9170_USB_REG_BASE + 0x120)
  616. #define AR9170_USB_WAKE_UP_WAKE BIT(0)
  617. #define AR9170_USB_REG_CBUS_CTRL (AR9170_USB_REG_BASE + 0x1f0)
  618. #define AR9170_USB_CBUS_CTRL_BUFFER_END (BIT(1))
  619. /* PCI/USB to AHB Bridge */
  620. #define AR9170_PTA_REG_BASE 0x1e2000
  621. #define AR9170_PTA_REG_CMD (AR9170_PTA_REG_BASE + 0x000)
  622. #define AR9170_PTA_REG_PARAM1 (AR9170_PTA_REG_BASE + 0x004)
  623. #define AR9170_PTA_REG_PARAM2 (AR9170_PTA_REG_BASE + 0x008)
  624. #define AR9170_PTA_REG_PARAM3 (AR9170_PTA_REG_BASE + 0x00c)
  625. #define AR9170_PTA_REG_RSP (AR9170_PTA_REG_BASE + 0x010)
  626. #define AR9170_PTA_REG_STATUS1 (AR9170_PTA_REG_BASE + 0x014)
  627. #define AR9170_PTA_REG_STATUS2 (AR9170_PTA_REG_BASE + 0x018)
  628. #define AR9170_PTA_REG_STATUS3 (AR9170_PTA_REG_BASE + 0x01c)
  629. #define AR9170_PTA_REG_AHB_INT_FLAG (AR9170_PTA_REG_BASE + 0x020)
  630. #define AR9170_PTA_REG_AHB_INT_MASK (AR9170_PTA_REG_BASE + 0x024)
  631. #define AR9170_PTA_REG_AHB_INT_ACK (AR9170_PTA_REG_BASE + 0x028)
  632. #define AR9170_PTA_REG_AHB_SCRATCH1 (AR9170_PTA_REG_BASE + 0x030)
  633. #define AR9170_PTA_REG_AHB_SCRATCH2 (AR9170_PTA_REG_BASE + 0x034)
  634. #define AR9170_PTA_REG_AHB_SCRATCH3 (AR9170_PTA_REG_BASE + 0x038)
  635. #define AR9170_PTA_REG_AHB_SCRATCH4 (AR9170_PTA_REG_BASE + 0x03c)
  636. #define AR9170_PTA_REG_SHARE_MEM_CTRL (AR9170_PTA_REG_BASE + 0x124)
  637. /*
  638. * PCI to AHB Bridge
  639. */
  640. #define AR9170_PTA_REG_INT_FLAG (AR9170_PTA_REG_BASE + 0x100)
  641. #define AR9170_PTA_INT_FLAG_DN 0x01
  642. #define AR9170_PTA_INT_FLAG_UP 0x02
  643. #define AR9170_PTA_INT_FLAG_CMD 0x04
  644. #define AR9170_PTA_REG_INT_MASK (AR9170_PTA_REG_BASE + 0x104)
  645. #define AR9170_PTA_REG_DN_DMA_ADDRL (AR9170_PTA_REG_BASE + 0x108)
  646. #define AR9170_PTA_REG_DN_DMA_ADDRH (AR9170_PTA_REG_BASE + 0x10c)
  647. #define AR9170_PTA_REG_UP_DMA_ADDRL (AR9170_PTA_REG_BASE + 0x110)
  648. #define AR9170_PTA_REG_UP_DMA_ADDRH (AR9170_PTA_REG_BASE + 0x114)
  649. #define AR9170_PTA_REG_DN_PEND_TIME (AR9170_PTA_REG_BASE + 0x118)
  650. #define AR9170_PTA_REG_UP_PEND_TIME (AR9170_PTA_REG_BASE + 0x11c)
  651. #define AR9170_PTA_REG_CONTROL (AR9170_PTA_REG_BASE + 0x120)
  652. #define AR9170_PTA_CTRL_4_BEAT_BURST 0x00
  653. #define AR9170_PTA_CTRL_8_BEAT_BURST 0x01
  654. #define AR9170_PTA_CTRL_16_BEAT_BURST 0x02
  655. #define AR9170_PTA_CTRL_LOOPBACK_MODE 0x10
  656. #define AR9170_PTA_REG_MEM_CTRL (AR9170_PTA_REG_BASE + 0x124)
  657. #define AR9170_PTA_REG_MEM_ADDR (AR9170_PTA_REG_BASE + 0x128)
  658. #define AR9170_PTA_REG_DN_DMA_TRIGGER (AR9170_PTA_REG_BASE + 0x12c)
  659. #define AR9170_PTA_REG_UP_DMA_TRIGGER (AR9170_PTA_REG_BASE + 0x130)
  660. #define AR9170_PTA_REG_DMA_STATUS (AR9170_PTA_REG_BASE + 0x134)
  661. #define AR9170_PTA_REG_DN_CURR_ADDRL (AR9170_PTA_REG_BASE + 0x138)
  662. #define AR9170_PTA_REG_DN_CURR_ADDRH (AR9170_PTA_REG_BASE + 0x13c)
  663. #define AR9170_PTA_REG_UP_CURR_ADDRL (AR9170_PTA_REG_BASE + 0x140)
  664. #define AR9170_PTA_REG_UP_CURR_ADDRH (AR9170_PTA_REG_BASE + 0x144)
  665. #define AR9170_PTA_REG_DMA_MODE_CTRL (AR9170_PTA_REG_BASE + 0x148)
  666. #define AR9170_PTA_DMA_MODE_CTRL_RESET BIT(0)
  667. #define AR9170_PTA_DMA_MODE_CTRL_DISABLE_USB BIT(1)
  668. /* Protocol Controller Module */
  669. #define AR9170_MAC_REG_PC_REG_BASE (AR9170_MAC_REG_BASE + 0xe00)
  670. #define AR9170_NUM_LEDS 2
  671. /* CAM */
  672. #define AR9170_CAM_MAX_USER 64
  673. #define AR9170_CAM_MAX_KEY_LENGTH 16
  674. #define AR9170_SRAM_OFFSET 0x100000
  675. #define AR9170_SRAM_SIZE 0x18000
  676. #define AR9170_PRAM_OFFSET 0x200000
  677. #define AR9170_PRAM_SIZE 0x8000
  678. enum cpu_clock {
  679. AHB_STATIC_40MHZ = 0,
  680. AHB_GMODE_22MHZ = 1,
  681. AHB_AMODE_20MHZ = 1,
  682. AHB_GMODE_44MHZ = 2,
  683. AHB_AMODE_40MHZ = 2,
  684. AHB_GMODE_88MHZ = 3,
  685. AHB_AMODE_80MHZ = 3
  686. };
  687. /* USB endpoints */
  688. enum ar9170_usb_ep {
  689. /*
  690. * Control EP is always EP 0 (USB SPEC)
  691. *
  692. * The weird thing is: the original firmware has a few
  693. * comments that suggest that the actual EP numbers
  694. * are in the 1 to 10 range?!
  695. */
  696. AR9170_USB_EP_CTRL = 0,
  697. AR9170_USB_EP_TX,
  698. AR9170_USB_EP_RX,
  699. AR9170_USB_EP_IRQ,
  700. AR9170_USB_EP_CMD,
  701. AR9170_USB_NUM_EXTRA_EP = 4,
  702. __AR9170_USB_NUM_EP,
  703. __AR9170_USB_NUM_MAX_EP = 10
  704. };
  705. enum ar9170_usb_fifo {
  706. __AR9170_USB_NUM_MAX_FIFO = 10
  707. };
  708. enum ar9170_tx_queues {
  709. AR9170_TXQ0 = 0,
  710. AR9170_TXQ1,
  711. AR9170_TXQ2,
  712. AR9170_TXQ3,
  713. AR9170_TXQ_SPECIAL,
  714. /* keep last */
  715. __AR9170_NUM_TX_QUEUES = 5
  716. };
  717. #define AR9170_TX_STREAM_TAG 0x697e
  718. #define AR9170_RX_STREAM_TAG 0x4e00
  719. #define AR9170_RX_STREAM_MAX_SIZE 0xffff
  720. struct ar9170_stream {
  721. __le16 length;
  722. __le16 tag;
  723. u8 payload[0];
  724. } __packed __aligned(4);
  725. #define AR9170_STREAM_LEN 4
  726. #define AR9170_MAX_ACKTABLE_ENTRIES 8
  727. #define AR9170_MAX_VIRTUAL_MAC 7
  728. #define AR9170_USB_EP_CTRL_MAX 64
  729. #define AR9170_USB_EP_TX_MAX 512
  730. #define AR9170_USB_EP_RX_MAX 512
  731. #define AR9170_USB_EP_IRQ_MAX 64
  732. #define AR9170_USB_EP_CMD_MAX 64
  733. /* Trigger PRETBTT interrupt 6 Kus earlier */
  734. #define CARL9170_PRETBTT_KUS 6
  735. #define AR5416_MAX_RATE_POWER 63
  736. #define SET_VAL(reg, value, newvalue) \
  737. (value = ((value) & ~reg) | (((newvalue) << reg##_S) & reg))
  738. #define SET_CONSTVAL(reg, newvalue) \
  739. (((newvalue) << reg##_S) & reg)
  740. #define MOD_VAL(reg, value, newvalue) \
  741. (((value) & ~reg) | (((newvalue) << reg##_S) & reg))
  742. #define GET_VAL(reg, value) \
  743. (((value) & reg) >> reg##_S)
  744. #endif /* __CARL9170_SHARED_HW_H */