ath.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH_H
  17. #define ATH_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/if_ether.h>
  21. #include <linux/spinlock.h>
  22. #include <net/mac80211.h>
  23. /*
  24. * The key cache is used for h/w cipher state and also for
  25. * tracking station state such as the current tx antenna.
  26. * We also setup a mapping table between key cache slot indices
  27. * and station state to short-circuit node lookups on rx.
  28. * Different parts have different size key caches. We handle
  29. * up to ATH_KEYMAX entries (could dynamically allocate state).
  30. */
  31. #define ATH_KEYMAX 128 /* max key cache size we handle */
  32. struct ath_ani {
  33. bool caldone;
  34. unsigned int longcal_timer;
  35. unsigned int shortcal_timer;
  36. unsigned int resetcal_timer;
  37. unsigned int checkani_timer;
  38. struct timer_list timer;
  39. };
  40. struct ath_cycle_counters {
  41. u32 cycles;
  42. u32 rx_busy;
  43. u32 rx_frame;
  44. u32 tx_frame;
  45. };
  46. enum ath_device_state {
  47. ATH_HW_UNAVAILABLE,
  48. ATH_HW_INITIALIZED,
  49. };
  50. enum ath_op_flags {
  51. ATH_OP_INVALID,
  52. ATH_OP_BEACONS,
  53. ATH_OP_ANI_RUN,
  54. ATH_OP_PRIM_STA_VIF,
  55. ATH_OP_HW_RESET,
  56. ATH_OP_SCANNING,
  57. ATH_OP_MULTI_CHANNEL,
  58. ATH_OP_WOW_ENABLED,
  59. };
  60. enum ath_bus_type {
  61. ATH_PCI,
  62. ATH_AHB,
  63. ATH_USB,
  64. };
  65. struct reg_dmn_pair_mapping {
  66. u16 reg_domain;
  67. u16 reg_5ghz_ctl;
  68. u16 reg_2ghz_ctl;
  69. };
  70. struct ath_regulatory {
  71. char alpha2[2];
  72. enum nl80211_dfs_regions region;
  73. u16 country_code;
  74. u16 max_power_level;
  75. u16 current_rd;
  76. int16_t power_limit;
  77. struct reg_dmn_pair_mapping *regpair;
  78. };
  79. enum ath_crypt_caps {
  80. ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
  81. ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
  82. };
  83. struct ath_keyval {
  84. u8 kv_type;
  85. u8 kv_pad;
  86. u16 kv_len;
  87. u8 kv_val[16]; /* TK */
  88. u8 kv_mic[8]; /* Michael MIC key */
  89. u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
  90. * supports both MIC keys in the same key cache entry;
  91. * in that case, kv_mic is the RX key) */
  92. };
  93. enum ath_cipher {
  94. ATH_CIPHER_WEP = 0,
  95. ATH_CIPHER_AES_OCB = 1,
  96. ATH_CIPHER_AES_CCM = 2,
  97. ATH_CIPHER_CKIP = 3,
  98. ATH_CIPHER_TKIP = 4,
  99. ATH_CIPHER_CLR = 5,
  100. ATH_CIPHER_MIC = 127
  101. };
  102. /**
  103. * struct ath_ops - Register read/write operations
  104. *
  105. * @read: Register read
  106. * @multi_read: Multiple register read
  107. * @write: Register write
  108. * @enable_write_buffer: Enable multiple register writes
  109. * @write_flush: flush buffered register writes and disable buffering
  110. */
  111. struct ath_ops {
  112. unsigned int (*read)(void *, u32 reg_offset);
  113. void (*multi_read)(void *, u32 *addr, u32 *val, u16 count);
  114. void (*write)(void *, u32 val, u32 reg_offset);
  115. void (*enable_write_buffer)(void *);
  116. void (*write_flush) (void *);
  117. u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr);
  118. void (*enable_rmw_buffer)(void *);
  119. void (*rmw_flush) (void *);
  120. };
  121. struct ath_common;
  122. struct ath_bus_ops;
  123. struct ath_ps_ops {
  124. void (*wakeup)(struct ath_common *common);
  125. void (*restore)(struct ath_common *common);
  126. };
  127. struct ath_common {
  128. void *ah;
  129. void *priv;
  130. struct ieee80211_hw *hw;
  131. int debug_mask;
  132. enum ath_device_state state;
  133. unsigned long op_flags;
  134. struct ath_ani ani;
  135. u16 cachelsz;
  136. u16 curaid;
  137. u8 macaddr[ETH_ALEN];
  138. u8 curbssid[ETH_ALEN] __aligned(2);
  139. u8 bssidmask[ETH_ALEN];
  140. u32 rx_bufsize;
  141. u32 keymax;
  142. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  143. DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
  144. DECLARE_BITMAP(ccmp_keymap, ATH_KEYMAX);
  145. enum ath_crypt_caps crypt_caps;
  146. unsigned int clockrate;
  147. spinlock_t cc_lock;
  148. struct ath_cycle_counters cc_ani;
  149. struct ath_cycle_counters cc_survey;
  150. struct ath_regulatory regulatory;
  151. struct ath_regulatory reg_world_copy;
  152. const struct ath_ops *ops;
  153. const struct ath_bus_ops *bus_ops;
  154. const struct ath_ps_ops *ps_ops;
  155. bool btcoex_enabled;
  156. bool disable_ani;
  157. bool bt_ant_diversity;
  158. int last_rssi;
  159. struct ieee80211_supported_band sbands[NUM_NL80211_BANDS];
  160. };
  161. static inline const struct ath_ps_ops *ath_ps_ops(struct ath_common *common)
  162. {
  163. return common->ps_ops;
  164. }
  165. struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
  166. u32 len,
  167. gfp_t gfp_mask);
  168. bool ath_is_mybeacon(struct ath_common *common, struct ieee80211_hdr *hdr);
  169. void ath_hw_setbssidmask(struct ath_common *common);
  170. void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
  171. int ath_key_config(struct ath_common *common,
  172. struct ieee80211_vif *vif,
  173. struct ieee80211_sta *sta,
  174. struct ieee80211_key_conf *key);
  175. bool ath_hw_keyreset(struct ath_common *common, u16 entry);
  176. void ath_hw_cycle_counters_update(struct ath_common *common);
  177. int32_t ath_hw_get_listen_time(struct ath_common *common);
  178. __printf(3, 4)
  179. void ath_printk(const char *level, const struct ath_common *common,
  180. const char *fmt, ...);
  181. #define ath_emerg(common, fmt, ...) \
  182. ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__)
  183. #define ath_alert(common, fmt, ...) \
  184. ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__)
  185. #define ath_crit(common, fmt, ...) \
  186. ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__)
  187. #define ath_err(common, fmt, ...) \
  188. ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__)
  189. #define ath_warn(common, fmt, ...) \
  190. ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__)
  191. #define ath_notice(common, fmt, ...) \
  192. ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__)
  193. #define ath_info(common, fmt, ...) \
  194. ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__)
  195. /**
  196. * enum ath_debug_level - atheros wireless debug level
  197. *
  198. * @ATH_DBG_RESET: reset processing
  199. * @ATH_DBG_QUEUE: hardware queue management
  200. * @ATH_DBG_EEPROM: eeprom processing
  201. * @ATH_DBG_CALIBRATE: periodic calibration
  202. * @ATH_DBG_INTERRUPT: interrupt processing
  203. * @ATH_DBG_REGULATORY: regulatory processing
  204. * @ATH_DBG_ANI: adaptive noise immunitive processing
  205. * @ATH_DBG_XMIT: basic xmit operation
  206. * @ATH_DBG_BEACON: beacon handling
  207. * @ATH_DBG_CONFIG: configuration of the hardware
  208. * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT
  209. * @ATH_DBG_PS: power save processing
  210. * @ATH_DBG_HWTIMER: hardware timer handling
  211. * @ATH_DBG_BTCOEX: bluetooth coexistance
  212. * @ATH_DBG_BSTUCK: stuck beacons
  213. * @ATH_DBG_MCI: Message Coexistence Interface, a private protocol
  214. * used exclusively for WLAN-BT coexistence starting from
  215. * AR9462.
  216. * @ATH_DBG_DFS: radar datection
  217. * @ATH_DBG_WOW: Wake on Wireless
  218. * @ATH_DBG_DYNACK: dynack handling
  219. * @ATH_DBG_SPECTRAL_SCAN: FFT spectral scan
  220. * @ATH_DBG_ANY: enable all debugging
  221. *
  222. * The debug level is used to control the amount and type of debugging output
  223. * we want to see. Each driver has its own method for enabling debugging and
  224. * modifying debug level states -- but this is typically done through a
  225. * module parameter 'debug' along with a respective 'debug' debugfs file
  226. * entry.
  227. */
  228. enum ATH_DEBUG {
  229. ATH_DBG_RESET = 0x00000001,
  230. ATH_DBG_QUEUE = 0x00000002,
  231. ATH_DBG_EEPROM = 0x00000004,
  232. ATH_DBG_CALIBRATE = 0x00000008,
  233. ATH_DBG_INTERRUPT = 0x00000010,
  234. ATH_DBG_REGULATORY = 0x00000020,
  235. ATH_DBG_ANI = 0x00000040,
  236. ATH_DBG_XMIT = 0x00000080,
  237. ATH_DBG_BEACON = 0x00000100,
  238. ATH_DBG_CONFIG = 0x00000200,
  239. ATH_DBG_FATAL = 0x00000400,
  240. ATH_DBG_PS = 0x00000800,
  241. ATH_DBG_BTCOEX = 0x00001000,
  242. ATH_DBG_WMI = 0x00002000,
  243. ATH_DBG_BSTUCK = 0x00004000,
  244. ATH_DBG_MCI = 0x00008000,
  245. ATH_DBG_DFS = 0x00010000,
  246. ATH_DBG_WOW = 0x00020000,
  247. ATH_DBG_CHAN_CTX = 0x00040000,
  248. ATH_DBG_DYNACK = 0x00080000,
  249. ATH_DBG_SPECTRAL_SCAN = 0x00100000,
  250. ATH_DBG_ANY = 0xffffffff
  251. };
  252. #define ATH_DBG_DEFAULT (ATH_DBG_FATAL)
  253. #define ATH_DBG_MAX_LEN 512
  254. #ifdef CONFIG_ATH_DEBUG
  255. #define ath_dbg(common, dbg_mask, fmt, ...) \
  256. do { \
  257. if ((common)->debug_mask & ATH_DBG_##dbg_mask) \
  258. ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \
  259. } while (0)
  260. #define ATH_DBG_WARN(foo, arg...) WARN(foo, arg)
  261. #define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo)
  262. #else
  263. static inline __attribute__ ((format (printf, 3, 4)))
  264. void _ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask,
  265. const char *fmt, ...)
  266. {
  267. }
  268. #define ath_dbg(common, dbg_mask, fmt, ...) \
  269. _ath_dbg(common, ATH_DBG_##dbg_mask, fmt, ##__VA_ARGS__)
  270. #define ATH_DBG_WARN(foo, arg...) do {} while (0)
  271. #define ATH_DBG_WARN_ON_ONCE(foo) ({ \
  272. int __ret_warn_once = !!(foo); \
  273. unlikely(__ret_warn_once); \
  274. })
  275. #endif /* CONFIG_ATH_DEBUG */
  276. /** Returns string describing opmode, or NULL if unknown mode. */
  277. #ifdef CONFIG_ATH_DEBUG
  278. const char *ath_opmode_to_string(enum nl80211_iftype opmode);
  279. #else
  280. static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode)
  281. {
  282. return "UNKNOWN";
  283. }
  284. #endif
  285. extern const char *ath_bus_type_strings[];
  286. static inline const char *ath_bus_type_to_string(enum ath_bus_type bustype)
  287. {
  288. return ath_bus_type_strings[bustype];
  289. }
  290. #endif /* ATH_H */